# AMP DISPLAY INC. ## **SPECIFICATIONS** # **TFT MODULE** | CUSTOMER: | | |-------------------------|--------------------------------------------------------------------| | CUSTOMER PART NO. | | | AMP DISPLAY PART<br>NO. | | | APPROVED BY: | | | DATE: | | | | ROVED FOR SPECIFICATIONS<br>ROVED FOR SPECIFICATION AND PROTOTYPES | # **AMP DISPLAY INC** 9856 SIXTH STREET RANCHO CUCAMONGA CA 91730 TEL: 909-980-13410 FAX: 909-980-1419 WWW.AMPDISPLAY.COM **Preliminary**The contents of this document are confidential and must not be disclosed wholly or in part to any third part without the prior written consent of AMP DISPLAY ## RECORD OF REVISION | Revision Date | Page | Contents | Editor | |---------------|------|-------------------------------------------------------|--------| | 2008/02/15 | - | New Release | Emil | | 2008/05/27 | 18 | Addition protocol of SPI I/F. | Emil | | 2008/06/23 | - | Release the official part No. to AM-240320METNQW-00H. | Emil | | 2008/07/07 | 10 | Correction the Gate and Source scan direction. | Emil | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | The contents of this document are confidential and must not be disclosed wholly or in part to any third part without the prior written consent of AMP DISPLAY #### 1 Features This single-display module is suitable for cell phone application. The Main-LCD adopts one backlight with High brightness 4-lamps white LED. - (1) Construction: 2.8" a-Si color TFT-LCD, White LED Backlight, and FPCB. - (2) Main LCD: 2.1 Amorphous-TFT 2.8 inch display, transmissive, Normally white type, 12 o'clock. - 2.2 240(RGB)×320 dots Matrix, 1/320 Duty. - 2.3 Main LCD Driver IC: ILI9320. - 2.4 Real 262K colors display (18bit Interface mode). - (3) Low cross talk by frame rate modulation. - (4) Direct data display with display RAM. - (5) Partial display function: You can save power by limiting the display space. - (6) MPU interface: 8/9/16/18-bit 80-Series, parallel interface and SPI interface. - (7) Digital RGB interface: 18bit and 6bit Digital RGB interface. - (8) Abundant command functions: Area scroll function Display direction switching function Power saving function Electric volume control function: you are able to program the temperature compensation function. ## 2 Mechanical specifications Dimensions and weight | Item | | Specifications | Unit | |---------------------------|------------------|--------------------------|------| | External shape dimensions | | *1 50.2 (W) x 69.2 (H) . | mm | | Main | Pixel size | 0.18 (W) x 0.18 (H) | mm | | LCD | Active area | 43.2 (W) x 57.6 (H) | mm | | | Number of Pixels | 240(H)x320(V) pixels | mm | | Weight | | TBD | g | <sup>\*1.</sup> This specification is about External shape on shipment from AMPIRE. ## 3 Absolute max. ratings and environment ## 3-1 Absolute max. ratings Ta=25°C GND=0V | Item | Symbol | Min. | Max. | Unit | Remarks | |---------------|---------------|------|------|------|---------| | Power voltage | VCC – GND | -0.3 | +4.6 | V | | | Power voltage | VCI – GND | -0.3 | +4.6 | V | | | Power voltage | LED A – LED K | -0.5 | +4.0 | V | | | Input voltage | VIN | -0.5 | VDD | V | | #### 3-2 Environment | Item | Specifications | Remarks | |-------------|----------------|----------------| | Storage | Max. +70 °C | Note 1: | | temperature | Min20 °C | Non-condensing | | Operating | Max. +60 °C | Note 1: | | temperature | Min10 ℃ | Non-condensing | Note 1 : Ta≤+40 °C · · · · Max.85%RH # 4 Electrical specifications ### 4-1 Electrical characteristics of LCM $(V_{DD}=3.0V, Ta=25 \,{}^{\circ}C)$ | Item | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------|---------------------|---------------------------|--------------------|------|--------------------|------| | IC power voltage | $V_{cc}$ | | 2.6 | 2.8 | 3.3 | V | | IC power voltage | $V_{ci}$ | | 2.6 | 2.8 | 3.3 | | | High-level input voltage | V <sub>IHC</sub> | | 0.8V <sub>DD</sub> | | $V_{DD}$ | V | | Low-level input voltage | V <sub>ILC</sub> | | 0 | | 0.2V <sub>DD</sub> | ٧ | | Consumption current of VDD | I <sub>DD</sub> | LED OFF | - | 8 | - | mA | | Consumption current of LED | I <sub>LED_ON</sub> | V <sub>LED_ON</sub> =3.6V | - | 80 | - | mA | <sup>1. 1/320</sup> duty. ## 4-2 LED back light specification | Item | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------|------------------|----------------------------|-------|------|------|-------------------| | Forward voltage | V <sub>f</sub> | I <sub>f</sub> =80mA | 2.9 | 3.3 | 3.6 | V | | Reverse voltage | V <sub>r</sub> | | - | - | 12 | V | | Forward current | I <sub>f</sub> | 4-chip<br>Parallel | 75 | 80 | 85 | mA | | Power Consumption | $P_{BL}$ | I <sub>f</sub> =80mA | ı | 288 | - | mW | | Uniformity (with L/G) | - | I <sub>f</sub> =80mA | 80%*1 | - | - | | | Bare LED Luminous intensity | $V_{\mathrm{f}}$ | 3.6V<br>80mA | 3000 | - | - | cd/m <sup>2</sup> | | Luminous color | White | | | | | | | Chip connection | | 4 chip parallel connection | | | | | ## Bare LED measure position: \*1 Uniformity (LT): $$\frac{Min(P1 \sim P9)}{Max(P1 \sim P9)} \times 100 \ge 80\%$$ # 5 Optical characteristics ### **Main LCD** 5.1 Optical characteristics $(1/320 \text{ Duty in case except as specified elsewhere Ta = }25^{\circ}\text{C})$ ### LED backlight transmissive module: | Item | Symbol | Temp. | Min. | Std. | Max. | Unit | Conditions | |-----------------------------------|--------|-------|------|--------------------|------|-------------|--------------------------------------------------------| | Response | Tr | 25 °C | | 15 | 25 | | θ=0 °° ,φ=0 ° | | time | Tf | 25 °C | | 20 | 30 | ms | (Note 2) | | Contrast ratio | CR | 25 °C | 200 | 300 | - | - | $\theta$ =0°, $\varphi$ =0° LED:ON, LIGHT:OFF (Note 4) | | Transmittance | Т | 25 °C | 5.7 | 6.0 | - | % | | | NTSC | % | 25 °C | 50 | 55 | | | | | Visual angle range front and rear | θ | 25°C | | (θf) 60<br>(θb) 60 | | De-<br>gree | φ= 0°, CR≧10 LED:ON LIGHT:OFF<br>(Note 3) | | Visual angle range left and right | θ | 25°C | | (θI) 70<br>(θr) 70 | | De-<br>gree | $φ$ =90°, CR $\ge$ 10 LED:ON LIGHT:OFF (Note 3) | | Visual angle direction priority | | | | 12:00 | | | (Note 5) | | Brightness | | | 225 | 250 | | Cd/<br>m2 | V <sub>LED</sub> =3.6V, 80mA Full White pattern | ## 5.2 CIE (x, y) chromaticity (1/320 Duty Ta = $25^{\circ}$ C) | Item | Symbol | Т | ransmissiv | Conditions | | |--------|--------|---------|------------|------------|---------------------------------------| | itom | Cymbol | Min. | Тур. | Max. | Conditions | | Red | Χ | (0.590) | (0.620) | (0.650) | $\theta=0^{\circ}$ , $\phi=0^{\circ}$ | | Neu | Υ | (0.310) | (0.340) | (0.370) | , I | | Green | Х | (0.303) | (0.333) | (0.363) | $\theta=0^{\circ}$ , $\phi=0^{\circ}$ | | Giccii | Υ | (0.564) | (0.594) | (0.624) | • | | Blue | Х | (0.132) | (0.152) | (0.182) | θ=0°, φ=0° | | Diue | Υ | (0.196) | (0.116) | (0.146) | , <b>,</b> | | White | X | (0.275) | (0.305) | (0.335) | θ=0°, φ=0° | | vville | Υ | (0.294) | (0.324) | (0.354) | , , | #### () is a default **NOTE 1: Optical characteristic measurement system** **NOTE 2: Response tome definition** ## NOTE 3: $\phi \cdot \theta$ definition **NOTE 4: Contrast definition** **NOTE 5: Visual angle direction priority** ## 6 Block Diagram ## **Block diagram (Main LCD)** Display format: A-Si TFT transmissive, Normally white type, 12 o'clock. Display composition: 240 $\times$ RGB $\times$ 320 dots LCD Driver: ILI9320 Back light: White LED $\times$ 4 ( $I_{LED}$ =80mA) #### Interface specifications 7 | Pin No. | Terminal | Functions | S | | | | | |---------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--|--|--|--| | 1 | | | | | | | | | 2 | NO | No Connection | | | | | | | 3 | NC | No Connection. | | | | | | | 4 | | | | | | | | | 5 | GND | GND-terminal. | | | | | | | 6 | /CS | Chip select signal. | | | | | | | 0 | 703 | Fix to GND level when not in use. | | | | | | | 7 | RS | A register select signal. Low: select an index or status register. High: select a control register. Fix to GND level when not in use. | er. | | | | | | 8 | WR/SCL | A write strobe signal and enables an the signal is low. Fix to VCC level when not in use. SPI Mode: Synchronizing clock signal in SPI mo | | | | | | | 9 | RD | A read strobe signal and enables an when the signal is low. Fix to VCC level when not in use. | | | | | | | 10 | SDI | Serial bus interface data input pin. Fix to GND level when not in use. | | | | | | | 11 | SDO | Serial bus interface data output pin. Let SDO as open when not in use. | | | | | | | 12 | DB0/PD0 | • | | | | | | | 13 | DB1/PD1 | | | | | | | | 14 | DB2/PD2 | | | | | | | | 15 | DB3/PD3 | | | | | | | | 16 | DB4/PD4 | Mode | DB Pin in use | | | | | | 17 | DB5/PD5 | MCU 18-bit | DB [17:0] | | | | | | 18 | DB6/PD6 | MCU 16-bit | DB [17:10], | | | | | | 19 | DB7/PD7 | | DB[8:1] | | | | | | 20 | DB8/PD8 | MCU 9-bit | DB [17:9] | | | | | | 21 | DB9/PD9 | MCU 8-bit | DB [17:10] | | | | | | 22 | DB10/PD10 | | SDI, SDO/ PD<br> [17:0] | | | | | | 23 | DB11/PD11 | Serial Mode/Digital RGB Interface | R[5:0]=PD[5:0] | | | | | | 24 | DB12/PD12 | Mode | G[5:0]=PD[11:6] | | | | | | 25 | DB13/PD13 | | B[5:0]=PD[17:12] | | | | | | 26 | DB14/PD14 | | | | | | | | 27 | DB15/PD15 | | | | | | | | 28 | DB16/PD16 | | | | | | | | 29 | DB17/PD17 | | | | | | | **Preliminary**The contents of this document are confidential and must not be disclosed wholly or in part to any third part without the prior written consent of AMP DISPLAY | 30 | /RESET | A Reset pin. | | | | | | |-----------|---------|----------------------------------------------------------------------|--|--|--|--|--| | 30 | /IXLOL1 | - | | | | | | | 31 ENABLE | | A data ENABLE signal in RGB I/F mode. | | | | | | | | | Fix to GND level when not in use. | | | | | | | 32 | DOTCLK | Dot clock signal in RGB I/F mode. | | | | | | | 32 | DOTCLK | Fix to GND level when not in use. | | | | | | | 33 | HSYNC | Frame synchronizing signal in RGB I/F mode. | | | | | | | 33 | HOTING | Fix to GND level when not in use. | | | | | | | 24 | VOVNO | Frame synchronizing signal in RGB I/F mode. | | | | | | | 34 | VSYNC | Fix to GND level when not in use. | | | | | | | 35 | VCC | A supply voltage to the internal logic: VCC = 2.4~3.3V. | | | | | | | 36 | VCC | A supply voltage to the internal logic. VCC = 2.4~3.3V. | | | | | | | 37 | VCI | A supply voltage to the analog circuit. Connect to an external power | | | | | | | | | supply of 2.5 ~ 3.3V. | | | | | | | 38 | GND | GND-terminal. | | | | | | | 39 | LED_A | LED Anode. | | | | | | | 40 | LED_K1 | | | | | | | | 41 | LED_K2 | LED Cathodo | | | | | | | 42 | LED_K3 | LED Cathode. | | | | | | | 43 | LED_K4 | | | | | | | | 44 | GND | GND-terminal | | | | | | ## **Selection the System Interface mode** | Mode | IM3<br>(JP3 | IM2<br>(JP2 | IM1<br>(JP1 | IM0<br>(JP0 | |-----------------------------------------|-------------|-------------|-------------|-------------| | MCU-18Bit | H | L | H | L | | MCU-16 Bit | L | L | Н | L | | MCU-9 Bit | Н | L | Н | Н | | MCU-8 Bit | L | L | Н | Н | | *Serial Mode/Digital RGB Interface Mode | L | Н | L | L | <sup>\*</sup>Jumper Default: JP1= "L" JP2= "L" JP3= "H" JP4= "L" ## 8 System interface and RGB interface ## 8.1 80-system 18-bit interface The i80/18-bit system interface is selected by setting the IM[3:0] as "1010" levels. ### 8.2 80-system 16-bit interface The i80/16-bit system interface is selected by setting the IM[3:0] as "0010" levels. The 262K or 65K color can be display through the 16-bit MPU interface. When the 262K color is displayed, two transfers (1<sup>st</sup> transfer: 2 bits, 2<sup>nd</sup> transfer: 16 bits or 1<sup>st</sup> transfer: 16 bits, 2<sup>nd</sup> transfer: 2 bits) are necessary for the 16-bit CPU interface. 14 ### 8.3 80-system 9-bit interface The i80/9-bit system interface is selected by setting the IM[3:0] as "1011" and the DB17~DB9 pins are used to transfer the data. When writing the 16-bit register, the data is divided into upper byte (8 bits and LSB is not used) lower byte and the upper byte is transferred first. The display data is also divided in upper byte (9 bits) and lower byte, and the upper byte is transferred first. The unused DB[8:0] pins must be tied to either Vcc or AGND. 15 #### 8.4 80-system 8-bit interface The i80/8-bit system interface is selected by setting the IM[3:0] as "0011" and the DB17~DB10 pins are used to transfer the data. When writing the 16-bit register, the data is divided into upper byte (8 bits and LSB is not used) lower byte and the upper byte is transferred first. The display data is also divided in upper byte (8 bits) and lower byte, and the upper byte is transferred first. The written data is expanded into 18 bits internally (see the figure below) and then written into GRAM. The unused DB[9:0] pins must be tied to either Vcc or AGND. #### Data transfer synchronization in 8/9-bit bus interface mode ILI9320 supports a data transfer synchronization function to reset upper and lower counters which count the transfers numbers of upper and lower byte in 8/9-bit interface mode. If a mismatch arises in the numbers of transfers between the upper and lower byte counters due to noise and so on, the "00"h register is written 4 times consecutively to reset the upper and lower counters so that data transfer will restart with a transfer of upper byte. This synchronization function can effectively prevent display error if the upper/lower counters are periodically reset. Figure 6 Data Transfer Synchronization in 8/9-bit System Interface #### 8.5 RGB interface The RGB Interface mode is available for ILI9320 and the interface is selected by setting the RIM[1:0] bits as following table. | RIM1 | RIM0 | RGB Interface | DB pins | |------|------|----------------------|---------------------| | 0 | 0 | 18-bit RGB Interface | DB[17:0] | | 0 | 1 | 16-bit RGB Interface | DB[17:13], DB[11:1] | | 1 | 0 | 6-bit RGB Interface | DB[17:12] | | 1 | 1 | Setting prohibited | | The contents of this document are confidential and must not be disclosed wholly or in part to any third part without the prior written consent of AMP DISPLAY ## 8.6 Serial Peripheral Interface (SPI) The Serial Peripheral Interface (SPI) is selected by setting the IM[3:0] pins (in FPC side) as "010x" level. The chip select pin (nCS), the serial transfer clock pin (SCL), the serial data input pin (SDI) and the serial data output pin (SDO)are used in SPI mode. The ID pin sets the least significant bit of the identification code. The DB[17:0] pins, which are not used, must be tied to DGND. The SPI interface operation enables from the falling edge of nCS and ends of data transfer on the rising edgeof nCS. The start byte is transferred to start the SPI interface and the read/write operation and RS information are also included in the start byte. When the start byte is matched, the subsequent data is received by ILI9320. The seventh bit of start byte is RS bit. When RS = "0", either index write operation or status read operation is executed. When RS = "1", either register write operation or RAM read/write operation is executed. The eighth bit of the start byte is used to select either read or write operation (R/W bit). Data is written when the R/W bit is "0" and read back when the R/W bit is "1". After receiving the start byte, ILI9320 starts to transfer or receive the data in unit of byte and the data transfer starts from the MSB bit. All the registers of the ILI9320 are 16-bit format and receive the first and the second byte data as the upper and the lower eight bits of the 16-bit register respectively. In SPI mode, 5 bytes dummy read is necessary and the valid data starts from 6th byte of read back data. | 5 | Start Byte Format | | | | | | | | | | |---|-------------------|----------------|---|---|--------|---------|---|---|----|-----| | | Transferred bits | S | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | | Start byte format | Transfer start | | | Device | ID code | | | RS | R/W | Note: ID bit is selected by setting the IMO/ID pin. #### RS and R/W Bit Function | RS | R/W | Function | |----|-----|-------------------------------| | 0 | 0 | Set an index register | | 0 | 1 | Read a status | | 1 | 0 | Write a register or GRAM data | | 1 | 1 | Read a register or GRAM data | Figure 7 Data Format of SPI Interface Figure8 Data transmission through serial peripheral interface (SPI) 19 ## 8.7 Timing of System Interface and RGB Interface a. System Interface The contents of this document are confidential and must not be disclosed wholly or in part to any third part without the prior written consent of AMP DISPLAY #### b. RGB Interface The following are diagrams of interfacing timing with LCD panel control signals in internal operation and RGB interface modes. 21 The contents of this document are confidential and must not be disclosed wholly or in part to any third part without the prior written consent of AMP DISPLAY ## 9 INSTRUCTION DESCRIPTIONS ## 9.1 Instruction List Main LCD Driver IC: ILI9320 | No. | Registers<br>Name | R/W | RS | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|---------------------------------------|-----|----|----------|----------|-------------|-----------|-------------|------------|------------|------------|--------------|-------------|-------------|-------------|-----------------|-------------|------------|------------| | IR | Index<br>Register | w | 0 | | - | - | - | - | - | - | | ID7 | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | | SR | Status Read | R | 0 | L7 | L6 | L5 | L4 | L3 | L2 | L1 | L0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 00h | Driver Code<br>Read | R | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | 00h | Start<br>Oscillation | w | 1 | - | - | - | - | - | | - | - | | - | - | - | - | - | - | osc | | 01h | Driver Output<br>Control 1 | w | 1 | 0 | 0 | 0 | 0 | 0 | SM | 0 | ss | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 02h | LCD Driving<br>Control | w | 1 | 0 | 0 | 0 | 0 | 0 | 1 | B/C | EOR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 03h | Entry Mode | w | 1 | TRI | DFM | 0 | BGR | 0 | 0 | HWM | 0 | ORG | 0 | I/D1 | I/D0 | AM | 0 | 0 | 0 | | 04h | Resize<br>Control | w | 1 | 0 | 0 | 0 | 0 | 0 | 0 | RCV<br>1 | RCV<br>0 | 0 | 0 | RCH<br>1 | RCH<br>0 | 0 | 0 | RSZ1 | RSZ0 | | 07h | Display<br>Control 1 | w | 1 | 0 | 0 | PTD<br>E1 | PTD<br>E0 | 0 | 0 | 0 | BAS<br>EE | 0 | 0 | GON | DTE | CL | 0 | D1 | D0 | | 08h | Display<br>Control 2 | w | 1 | 0 | 0 | 0 | 0 | FP3 | FP2 | FP1 | FP0 | 0 | 0 | 0 | 0 | BP3 | BP2 | BP1 | BP0 | | 09h | Display<br>Control 3 | w | 1 | 0 | 0 | 0 | 0 | 0 | PTS2 | PTS1 | PTS0 | 0 | 0 | PTG1 | PTG0 | ISC3 | ISC2 | ISC1 | ISC0 | | 0Ah | Display<br>Control 4 | w | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | FMA<br>RKO<br>E | FMI2 | FMI1 | FMIO | | 0Ch | RGB Display<br>Interface<br>Control 1 | w | 1 | ENC<br>2 | ENC<br>1 | ENC<br>0 | 0 | 0 | 0 | 0 | RM | 0 | 0 | DM1 | DM0 | 0 | 0 | RIM1 | RIM0 | | 0Dh | Frame Maker<br>Position | w | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | FMP<br>8 | FMP<br>7 | FMP<br>6 | FMP<br>5 | FMP<br>4 | FMP<br>3 | FMP<br>2 | FMP<br>1 | FMP<br>0 | | 0Fh | RGB Display<br>Interface<br>Control 2 | w | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | VSPL | HSP<br>L | 0 | DPL | EPL | | 10h | Power<br>Control 1 | w | 1 | 0 | 0 | 0 | SAP | втз | BT2 | BT1 | ВТ0 | APE | AP2 | AP1 | AP0 | 0 | DST<br>B | SLP | 0 | | 11h | Power<br>Control 2 | w | 1 | 0 | 0 | 0 | 0 | 0 | DC12 | DC11 | DC10 | 0 | DC02 | DC01 | DC00 | 0 | VC2 | VC1 | VC0 | | 12h | Power<br>Control 3 | w | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | VCM<br>R | 0 | 0 | 0 | PON | VRH<br>3 | VRH<br>2 | VRH<br>1 | VRH<br>0 | | 13h | Power<br>Control 4 | w | 1 | 0 | 0 | 0 | VDV4 | VDV3 | VDV2 | VDV1 | VDV0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 20h | Horizontal<br>GRAM<br>Address Set | w | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | | 21h | Vertical<br>GRAM<br>Address Set | w | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | AD16 | AD15 | AD14 | AD13 | AD12 | AD11 | AD10 | AD9 | AD8 | | 22h | Write Data to<br>GRAM | w | 1 | | RAN | / write dat | a (WD17-0 | ) / read da | ta (RD17-0 | ) bits are | ransferred | l via differ | ent data bi | us lines ac | cording to | the selec | ted interfa | ces. | | | 29h | Power<br>Control 7 | w | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | VCM<br>4 | VCM<br>3 | VCM<br>2 | VCM<br>1 | VCM<br>0 | | 2Bh | Frame Rate<br>and Color<br>Control | w | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | EXT_<br>R | 0 | FR_S<br>EL1 | FR_S<br>EL0 | 0 | 0 | 0 | 0 | | 30h | Gamma<br>Control 1 | w | 1 | 0 | 0 | 0 | 0 | 0 | KP1[<br>2] | KP1[<br>1] | KP1[<br>0] | 0 | 0 | 0 | 0 | 0 | KP0[<br>2] | KP0[<br>1] | KP0[<br>0] | | 31h | Gamma<br>Control 2 | w | 1 | 0 | 0 | 0 | 0 | 0 | KP3[<br>2] | KP3[<br>1] | KP3[<br>0] | 0 | 0 | 0 | 0 | 0 | KP2[<br>2] | KP2[<br>1] | KP2[<br>0] | | 32h | Gamma<br>Control 3 | w | 1 | 0 | 0 | 0 | 0 | 0 | KP5[<br>2] | KP5[<br>1] | KP5[<br>0] | 0 | 0 | 0 | 0 | 0 | KP4[<br>2] | KP4[<br>1] | KP4[<br>0] | | 35h | Gamma<br>Control 4 | w | 1 | 0 | 0 | 0 | 0 | 0 | RP1[<br>2] | RP1[<br>1] | RP1[<br>0] | 0 | 0 | 0 | 0 | 0 | RP0[<br>2] | RP0[<br>1] | RP0[<br>0] | Preliminary The contents of this document are confidential and must not be disclosed wholly or in part to any third part without the prior written consent of AMP DISPLAY | 36h | Gamma<br>Control 5 | w | 1 | 0 | 0 | 0 | VRP1<br>[4] | VRP1<br>[3] | VRP1<br>[2] | VRP1<br>[1] | VRP1<br>[0] | 0 | 0 | 0 | VRP0<br>[4] | VRP0<br>[3] | VRP0<br>[2] | VRP0<br>[1] | VRP0<br>[0] | |-----|--------------------|---|---|---|---|---|-------------|-------------|-------------|-------------|-------------|---|---|---|-------------|-------------|-------------|-------------|-------------| | 37h | Gamma<br>Control 6 | w | 1 | 0 | 0 | 0 | 0 | 0 | KN1[<br>2] | KN1[<br>1] | KN1[<br>0] | 0 | 0 | 0 | 0 | 0 | KN0[<br>2] | KN0[<br>1] | KN0[<br>0] | | No. | Registers | R/W | RS | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|------------------------------------------|-----|----|-----|-----|-----|-------------|-------------|-------------|-------------|-------------|------------|------------|------------|-------------|-------------|-------------|-------------|-------------| | 38h | Gamma<br>Control 7 | w | 1 | 0 | 0 | 0 | 0 | 0 | KN3[<br>2] | KN3[<br>1] | KN3[<br>0] | 0 | 0 | 0 | 0 | 0 | KN2[<br>2] | KN2[ | KN2[<br>0] | | 39h | Gamma<br>Control 8 | w | 1 | 0 | 0 | 0 | 0 | 0 | KN5[ | KN5[ | KN5[ | 0 | 0 | 0 | 0 | 0 | KN4[ | KN4[ | KN4[ | | 204 | Gamma | | | | | _ | | | 2]<br>RN1[ | 1]<br>RN1[ | 0]<br>RN1[ | _ | | | | | 2]<br>RN0[ | 1]<br>RN0[ | 0]<br>RN0[ | | 3Ch | Control 9 | w | 1 | 0 | 0 | 0 | 0 | 0 | 2] | 1] | 0] | 0 | 0 | 0 | 0 | 0 | 2] | 1] | 0] | | 3Dh | Gamma<br>Control 10 | W | 1 | 0 | 0 | 0 | VRN<br>1[4] | VRN<br>1[3] | VRN<br>1[2] | VRN<br>1[1] | VRN<br>1[0] | 0 | 0 | 0 | VRN<br>0[4] | VRN<br>0[3] | VRN<br>0[2] | VRN<br>0[1] | VRN<br>0[0] | | 50h | Horizontal<br>Address Start | W | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | HSA7 | HSA6 | HSA5 | HSA4 | HSA3 | HSA2 | HSA1 | HSA0 | | 51h | Position Horizontal Address End Position | w | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | HEA7 | HEA6 | HEA5 | HEA4 | HEA3 | HEA2 | HEA1 | HEA0 | | 52h | Vertical Address Start Position | w | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | VSA8 | VSA7 | VSA6 | VSA5 | VSA4 | VSA3 | VSA2 | VSA1 | VSA0 | | 53h | Vertical<br>Address End<br>Position | w | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | VEA8 | VEA7 | VEA6 | VEA5 | VEA4 | VEA3 | VEA2 | VEA1 | VEA0 | | 60h | Driver Output<br>Control 2 | W | 1 | GS | 0 | NL5 | NL4 | NL3 | NL2 | NL1 | NL0 | 0 | 0 | SCN<br>5 | SCN<br>4 | SCN<br>3 | SCN<br>2 | SCN<br>1 | SCN<br>0 | | 61h | Base Image<br>Display<br>Control | W | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | NDL | VLE | REV | | 6Ah | Vertical Scroll<br>Control | W | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | VL8 | VL7 | VL6 | VL5 | VL4 | VL3 | VL2 | VL1 | VL0 | | 80h | Partial Image<br>1 Display<br>Position | W | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PTD<br>P08 | PTD<br>P07 | PTD<br>P06 | PTD<br>P05 | PTD<br>P04 | PTD<br>P03 | PTD<br>P02 | PTD<br>P01 | PTD<br>P00 | | 81h | Partial Image<br>1 Area (Start<br>Line) | W | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PTSA<br>08 | PTSA<br>07 | PTSA<br>06 | PTSA<br>05 | PTSA<br>04 | PTSA<br>03 | PTSA<br>02 | PTSA<br>01 | PTSA<br>00 | | 82h | Partial Image<br>1 Area (End<br>Line) | W | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PTEA<br>08 | PTEA<br>07 | PTEA<br>06 | PTEA<br>05 | PTEA<br>04 | PTEA<br>03 | PTEA<br>02 | PTEA<br>01 | PTEA<br>00 | | 83h | Partial Image<br>2 Display<br>Position | W | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PTD<br>P18 | PTD<br>P17 | PTD<br>P16 | PTD<br>P15 | PTD<br>P14 | PTD<br>P13 | PTD<br>P12 | PTD<br>P11 | PTD<br>P10 | | 84h | Partial Image<br>2 Area (Start<br>Line) | W | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PTSA<br>18 | PTSA<br>17 | PTSA<br>16 | PTSA<br>15 | PTSA<br>14 | PTSA<br>13 | PTSA<br>12 | PTSA<br>11 | PTSA<br>10 | | 85h | Partial Image<br>2 Area (End<br>Line) | W | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PTEA<br>18 | PTEA<br>17 | PTEA<br>16 | PTEA<br>15 | PTEA<br>14 | PTEA<br>13 | PTEA<br>12 | PTEA<br>11 | PTEA<br>10 | | 90h | Panel<br>Interface<br>Control 1 | W | 1 | 0 | 0 | 0 | 0 | 0 | 0 | DIVI1 | DIVIO<br>0 | 0 | 0 | 0 | 0 | RTNI<br>3 | RTNI<br>2 | RTNI<br>1 | RTNI<br>0 | | 92h | Panel<br>Interface<br>Control 2 | W | 1 | 0 | 0 | 0 | 0 | 0 | NOW<br>I2 | NOW<br>I1 | NOW<br>I0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 93h | Panel<br>Interface<br>Control 3 | W | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MCPI<br>2 | MCPI<br>1 | MCPI<br>0 | | 95h | Panel<br>Interface<br>Control 4 | w | 1 | 0 | 0 | 0 | 0 | 0 | 0 | DIVE<br>1 | DIVE<br>0 | 0 | 0 | RTN<br>E5 | RTN<br>E4 | RTN<br>E3 | RTN<br>E2 | RTN<br>E1 | RTN<br>E0 | | 97h | Panel<br>Interface<br>Control 5 | w | 1 | 0 | 0 | 0 | 0 | NOW<br>E3 | NOW<br>E2 | NOW<br>E1 | NOW<br>E0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 98h | Panel<br>Interface<br>Control 6 | w | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MCP<br>E2 | MCP<br>E1 | | ## 10 Application ## 10.1 Display ON / OFF # 10.2 Deep Standby and Sleep Mode Date: 2008/07/07 AMP DISPLAY 25 ## **10.3 Power Supply Configuration** When supplying and cutting off power, follow the sequence below. The setting time for oscillators, step-up circuits and operational amplifiers depends on external resistance and capacitance. ## 11 Timing Characteristics ## 11.1 Clock Characteristics VCC = 2.40 ~ 3.30V, IOVCC = 1.65 ~ 3.30V | Item | Symbol | Test Condition | Min. | Тур. | Max. | Unit | |-----------------------------|-------------------|------------------------|------|------|------|------| | External Clock Frequency | fcp | VCC = 2.4 ~ 3.3V | 450 | 550 | 650 | KHz | | External Clock Duty | f <sub>Duty</sub> | VCC = 2.4 ~ 3.3V | 45 | 50 | 55 | | | External Clock Rising Time | Trcp | VCC = 2.4 ~ 3.3V | - | - | 0.2 | μs | | External Clock Falling Time | Tfcp | VCC = 2.4 ~ 3.3V | - | - | 0.2 | μs | | RC oscillation clock | fosc | Rf = 100KΩ, VCC = 2.8V | 450 | 550 | 650 | KHz | ## 11.2 AC Characteristics (i80 – system Interface Timing Characteristics) Normal Write Mode (IOVCC = 1.65~3.3V, VCC=2.4~3.3V) | | Item | Symbol | Unit | Min. | Тур. | Max. | Test Condition | |---------------------|----------------------------|------------------|------|------|------|------|----------------| | Pue avale time | Write | tcycw | ns | 100 | - | - | - | | Bus cycle time | Read | tcycr | ns | 300 | - | - | - | | Write low-level pu | lse width | PW <sub>LW</sub> | ns | 50 | - | 500 | - | | Write high-level po | ulse width | PW <sub>HW</sub> | ns | 50 | - | - | - | | Read low-level pu | lse width | PW <sub>LR</sub> | ns | 150 | - | - | - | | Read high-level pu | ulse width | PW <sub>HR</sub> | ns | 150 | - | - | | | Write / Read rise / | fall time | twn/twnf | ns | - | - | 25 | | | Satura timo | Write ( RS to nCS, E/nWR ) | 4 | | 10 | - | - | | | Setup time | Read ( RS to nCS, RW/nRD ) | tas | ns | 5 | - | - | | | Address hold time | • | tah | ns | 5 | - | - | | | Write data set up t | time | t <sub>DSW</sub> | ns | 10 | - | - | | | Write data hold tin | t <sub>H</sub> | ns | 15 | - | - | | | | Read data delay ti | Read data delay time | | | - | - | 100 | | | Read data hold tin | ne | t <sub>DHR</sub> | ns | 5 | - | - | | The contents of this document are confidential and must not be disclosed wholly or in part to any third part without the prior written consent of AMP DISPLAY ## 11.3 AC Characteristics ( RGB Interface Timing Characteristics ) 18/16-bit Bus RGB Interface Mode (IOVCC = 1.65 ~ 3.3V, VCC=2.4~3.3V) | Item | Symbol | Unit | Min. | Тур. | Max. | Test Condition | |--------------------------------------|------------------|------|------|------|------|----------------| | VSYNC/HSYNC setup time | tsyncs | ns | 0 | - | - | - | | ENABLE setup time | t <sub>ENS</sub> | ns | 10 | - | - | • | | ENABLE hold time | t <sub>ENH</sub> | ns | 10 | - | - | - | | PD Data setup time | tens | ns | 10 | - | - | - | | PD Data hold time | t <sub>PDH</sub> | ns | 40 | - | - | - | | DOTCLK high-level pulse width | PWDH | ns | 40 | - | - | - | | DOTCLK low-level pulse width | PWDL | ns | 40 | - | - | ı | | DOTCLK cycle time | tcyco | ns | 100 | - | - | - | | DOTCLK, VSYNC, HSYNC, rise/fall time | trghr, trghr | ns | - | - | 25 | • | 6-bit Bus RGB Interface Mode (IOVCC = 1.65 ~ 3.3V, VCC=2.4~3.3V) | Item | Symbol | Unit | Min. | Тур. | Max. | Test Condition | |--------------------------------------|----------------------------------------------|------|------|------|------|----------------| | VSYNC/HSYNC setup time | t <sub>syncs</sub> | ns | 0 | - | - | • | | ENABLE setup time | t <sub>ENS</sub> | ns | 10 | - | - | - | | ENABLE hold time | t <sub>ENH</sub> | ns | 10 | - | - | - | | PD Data setup time | t <sub>PDS</sub> | ns | 10 | - | - | - | | PD Data hold time | t <sub>PDH</sub> | ns | 30 | - | - | - | | DOTCLK high-level pulse width | PWDH | ns | 30 | - | - | - | | DOTCLK low-level pulse width | PWDL | ns | 30 | - | - | - | | DOTCLK cycle time | tcyco | ns | 80 | - | - | - | | DOTCLK, VSYNC, HSYNC, rise/fall time | t <sub>rghr</sub> , t <sub>rgh<b>r</b></sub> | ns | - | - | 25 | - | The contents of this document are confidential and must not be disclosed wholly or in part to any third part without the prior written consent of AMP DISPLAY ## 11.4 AC Characteristics (SPI Interface Timing Characteristics ) (IOVCC= 1.653.3V and VCC=2.4~3.3V) | Iten | ı | Symbol | Unit | Min. | Тур. | Max. | Test Condition | |-------------------------------|----------------------|-------------------------------------|------|------|------|------|----------------| | Serial clock cycle time | Write ( received ) | t <sub>SCYC</sub> | ns | 100 | - | - | | | Serial Clock Cycle time | Read ( transmitted ) | tscyc | ns | 200 | - | - | | | Serial clock high – level | Write ( received ) | t <sub>SCH</sub> | ns | 40 | - | - | | | pulse width | Read ( transmitted ) | t <sub>SCH</sub> | ns | 100 | - | - | | | Serial clock low – level | Write ( received ) | t <sub>SCL</sub> | ns | 40 | - | - | | | pulse width | Read ( transmitted ) | t <sub>SCL</sub> | ns | 100 | - | - | | | Serial clock rise / fall time | e | t <sub>SCr</sub> , t <sub>SCf</sub> | ns | ı | - | 5 | | | Chip select set up time | | t <sub>CSU</sub> | ns | 10 | - | - | | | Chip select hold time | | t <sub>CH</sub> | ns | 50 | - | - | | | Serial input data set up ti | me | t <sub>SISU</sub> | ns | 20 | - | - | | | Serial input data hold tim | е | t <sub>SIH</sub> | ns | 20 | - | - | | | Serial output data set up | time | t <sub>SOD</sub> | ns | - | - | 100 | | | Serial output data hold tir | me | t <sub>SOH</sub> | ns | 5 | - | - | | The contents of this document are confidential and must not be disclosed wholly or in part to any third part without the prior written consent of AMP DISPLAY #### 12 QUALITY AND RELIABILITY #### **12.1 TEST CONDITIONS** Tests should be conducted under the following conditions: Ambient temperature: $25 \pm 5^{\circ}$ C Humidity : $60 \pm 25\%$ RH. #### 12.2 SAMPLING PLAN Sampling method shall be in accordance with MIL-STD-105E , level II, normal single sampling plan . #### 12.3 ACCEPTABLE QUALITY LEVEL A major defect is defined as one that could cause failure to or materially reduce the usability of the unit for its intended purpose. A minor defect is one that does not materially reduce the usability of the unit for its intended purpose or is an infringement from established standards and has no significant bearing on its effective use or operation. #### **12.4 APPEARANCE** An appearance test should be conducted by human sight at approximately 30 cm distance from the LCD module under flourescent light. The inspection area of LCD panel shall be within the range of following limits. The contents of this document are confidential and must not be disclosed wholly or in part to any third part without the prior written consent of AMP DISPLAY ## 12.5 INSPECTION QUALITY CRITERIA | No. | Item | Criterior | n for defects | Defect type | | | | | | |-----|------------------------|-----------------------------------------------------------------------------|------------------------------|-------------|--|--|--|--|--| | 1 | Non display | No non display is allowed | | Major | | | | | | | 2 | Irregular operation | No irregular operation is a | allowed | Major | | | | | | | 3 | Short | No short are allowed | | | | | | | | | 4 | Open | Any segments or comm are rejectable. | Major | | | | | | | | 5 | Black/White spot (I) | Size D (mm) $D \le 0.15$ $0.15 < D \le 0.20$ $0.20 < D \le 0.30$ $0.30 < D$ | Minor | | | | | | | | 6 | Black/White line (I) | Length(mm) Width ( 10 < L | 0.04 5<br>0.06 3<br>0.07 2 | Minor | | | | | | | 7 | Black/White sport (II) | Size D (mm) $D \le 0.30$ $0.30 < D \le 0.50$ $0.50 < D \le 1.20$ $1.20 < D$ | Acceptable number Ignore 5 3 | Minor | | | | | | | 8 | Black/White line (II) | Length (mm) Width ( 20 < L | 0.07 5<br>0.09 3<br>0.10 2 | Minor | | | | | | | 9 | Back Light | No Lighting is rejectab Flickering and abnorm | | Major | | | | | | Date: 2008/07/07 AMP DISPLAY 31 Preliminary The contents of this document are confidential and must not be disclosed wholly or in part to any third part without the prior written consent of AMP DISPLAY | 10 | Display pattern | Note: 1. Acceptable up to 3 damages 2. NG if there're to two or more pinholes per dot $\frac{A+B}{2} \le 0.30 0 < C \qquad \frac{D+E}{2} \le 0.25 \frac{F+G}{2} \le 0.25$ | | | | | Minor | | |----|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------|--------------------------------------------------------|--|-------------------------|-------| | 11 | Blemish & Foreign matters Size: $D = \frac{A+B}{2}$ | Size D (r<br>D ≤ 0.15<br>0.15 < D ≤ 0.20<br>0.20 < D ≤ 0.30<br>0.30 < D | ≤ 0.20<br>≤ 0.30 | | Acceptable number Ignore 3 2 0 | | | Minor | | 12 | Scratch on Polarizer | Width (mm) W≤0.03 0.03 <w≤0.05 0.05<w≤0.08="" 0.08<w="" note(1)="" regard<="" td=""><td>Length Igno L ≤ 2 L &gt; 2 L &gt; 1 L ≤ 1 Note as a blemis</td><td>re<br/>2.0<br/>2.0<br/>.0<br/>.0<br/>.0<br/>(1)</td><td colspan="2">Ignore Ignore Ignore In Ignore Ignore In Ignore Ignore</td><td>oer</td><td>Minor</td></w≤0.05> | Length Igno L ≤ 2 L > 2 L > 1 L ≤ 1 Note as a blemis | re<br>2.0<br>2.0<br>.0<br>.0<br>.0<br>(1) | Ignore Ignore Ignore In Ignore Ignore In Ignore Ignore | | oer | Minor | | 13 | Bubble in<br>polarizer | Size D (mm) D ≤ 0.20 0.20 < D ≤ 0.50 0.50 < D ≤ 0.80 0.80 < D | | Acceptable number Ignore 3 2 0 | | | Minor | | | 14 | Stains on<br>LCD panel<br>surface | Stains that cannot be removed even when wiped lightly with a soft cloth or similar cleaning too are rejectable. | | | | | - | Minor | | 15 | Rust in Bezel | Rust which is visible in the bezel is rejectable. | | | | | | Minor | | 16 | Defect of<br>land surface<br>contact (poor<br>soldering) | Evident crevices which is visible are rejectable. | | | | | Minor | | | 17 | Parts<br>mounting | Failure to mount parts Parts not in the specifications are mounted Polarity, for example, is reversed | | | | | Major<br>Major<br>Major | | Preliminary The contents of this document are confidential and must not be disclosed wholly or in part to any third part without the prior written consent of AMP DISPLAY | 18 | Parts<br>alignment | <ol> <li>LSI, IC lead width is more than 50% beyond pad outline.</li> <li>Chip component is off center and more than 50% of the leads is off the pad outline.</li> </ol> | | |----|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | 19 | Conductive<br>foreign matter<br>(Solder ball,<br>Solder chips) | <ul> <li>1. 0.45&lt; φ ,N≥1</li> <li>2. 0.30&lt; φ ≤0.45 ,N≥1</li> <li>φ :Average diameter of solder ball (unit: mm)</li> <li>3. 0.50<l ,n≥1<="" li=""> <li>L: Average length of solder chip (unit: mm)</li> </l></li></ul> | Major<br>Minor<br>Minor | | 20 | Faulty PCB correction | <ol> <li>Due to PCB copper foil pattern burnout, the pattern is connected, using a jumper wire for repair; 2 or more places are corrected per PCB.</li> <li>Short circuited part is cut, and no resist coating has been performed.</li> </ol> | Minor | The contents of this document are confidential and must not be disclosed wholly or in part to any third part without the prior written consent of AMP DISPLAY ### 12.6 **RELIABILITY** | Test Item | Test Conditions | Note | |----------------------------|------------------------------------------------------------------------------------------------------------|------| | High Temperature Operation | 70±3°C , t=96 hrs | | | Low Temperature Operation | -20±3°C , t=96 hrs | | | High Temperature Storage | 80±3°C , t=96 hrs | 1,2 | | Low Temperature Storage | -30±3°C , t=96 hrs | 1,2 | | Humidity Test | 40°C , Humidity 90%, 96 hrs | 1,2 | | Thermal Shock Test | -30°C ~ 25°C ~ 70°C<br>30 min. 5 min. 30 min. (1 cycle)<br>Total 5 cycle | 1,2 | | Vibration Test (Packing) | Sweep frequency: 10~55~10 Hz/1min Amplitude: 0.75mm Test direction: X.Y.Z/3 axis Duration: 30min/each axis | 2 | | Static Electricity | 150pF 330 ohm <u>+</u> 8kV, 10times air discharge | | Note 1: Condensation of water is not permitted on the module. Note 2 : The module should be inspected after 1 hour storage in normal conditions (15-35°C, 45-65%RH). Definitions of life end point : - Current drain should be smaller than the specific value. - Function of the module should be maintained. - Appearance and display quality should not have degraded noticeably. - Contrast ratio should be greater than 50% of the initial value. The contents of this document are confidential and must not be disclosed wholly or in part to any third part without the prior written consent of AMP DISPLAY ## 11 USE PRECAUTIONS ### 11.1 Handling precautions - 1) The polarizing plate may break easily so be careful when handling it. Do not touch, press or rub it with a hard-material tool like tweezers. - 2) Do not touch the polarizing plate surface with bare hands so as not to make it dirty. If the surface or other related part of the polarizing plate is dirty, soak a soft cotton cloth or chamois leather in benzine and wipe off with it. Do not use chemical liquids such as acetone, toluene and isopropyl alcohol. Failure to do so may bring chemical reaction phenomena and deteriorations. - 3) Remove any spit or water immediately. If it is left for hours, the suffered part may deform or decolorize. - 4) If the LCD element breaks and any LC stuff leaks, do not suck or lick it. Also if LC stuff is stuck on your skin or clothing, wash thoroughly with soap and water immediately. ## 11.2 Installing precautions - 1) The PCB has many ICs that may be damaged easily by static electricity. To prevent breaking by static electricity from the human body and clothing, earth the human body properly using the high resistance and discharge static electricity during the operation. In this case, however, the resistance value should be approx. $1M\Omega$ and the resistance should be placed near the human body rather than the ground surface. When the indoor space is dry, static electricity may occur easily so be careful. We recommend the indoor space should be kept with humidity of 60% or more. When a soldering iron or other similar tool is used for assembly, be sure to earth it. - 2) When installing the module and ICs, do not bend or twist them. Failure to do so may crack LC element and cause circuit failure. - 3) To protect LC element, especially polarizing plate, use a transparent protective plate (e.g., acrylic plate, glass etc) for the product case. - 4) Do not use an adhesive like a both-side adhesive tape to make LCD surface (polarizing plate) and product case stick together. Failure to do so may cause the polarizing plate to peel off. The contents of this document are confidential and must not be disclosed wholly or in part to any third part without the prior written consent of AMP DISPLAY #### 11.3 Storage precautions - 1) Avoid a high temperature and humidity area. Keep the temperature between 0°C and 35°C and also the humidity under 60%. - 2) Choose the dark spaces where the product is not exposed to direct sunlight or fluorescent light. - 3) Store the products as they are put in the boxes provided from us or in the same conditions as we recommend. ## 11.4 Operating precautions - 1) Do not boost the applied drive voltage abnormally. Failure to do so may break ICs. When applying power voltage, check the electrical features beforehand and be careful. Always turn off the power to the LC module controller before removing or inserting the LC module input connector. If the input connector is removed or inserted while the power is turned on, the LC module internal circuit may break. - 2) The display response may be late if the operating temperature is under the normal standard, and the display may be out of order if it is above the normal standard. But this is not a failure; this will be restored if it is within the normal standard. - 3) The LCD contrast varies depending on the visual angle, ambient temperature, power voltage etc. Obtain the optimum contrast by adjusting the LC dive voltage. - 4) When carrying out the test, do not take the module out of the low-temperature space suddenly. Failure to do so will cause the module condensing, leading to malfunctions. - 5) Make certain that each signal noise level is within the standard (L level: 0.2Vdd or less and H level: 0.8Vdd or more) even if the module has functioned properly. If it is beyond the standard, the module may often malfunction. In addition, always connect the module when making noise level measurements. - 6) The CMOS ICs are incorporated in the module and the pull-up and pull-down function is not adopted for the input so avoid putting the input signal open while the power is ON. - 7) The characteristic of the semiconductor element changes when it is exposed to The contents of this document are confidential and must not be disclosed wholly or in part to any third part without the prior written consent of AMP DISPLAY - light emissions, therefore ICs on the LCD may malfunction if they receive light emissions. To prevent these malfunctions, design and assemble ICs so that they are shielded from light emissions. - 8) Crosstalk occurs because of characteristics of the LCD. In general, crosstalk occurs when the regularized display is maintained. Also, crosstalk is affected by the LC drive voltage. Design the contents of the display, considering crosstalk. ### 11.5 Other - 1) Do not disassemble or take the LC module into pieces. The LC modules once disassembled or taken into pieces are not the guarantee articles. - 2) The residual image may exist if the same display pattern is shown for hours. This residual image, however, disappears when another display pattern is shown or the drive is interrupted and left for a while. But this is not a problem on reliability. - 3) AMIPRE will provide one year warrantee for all products and three months warrantee for all repairing products. Date: 2008/07/07 AMP DISPLAY. 37 ## **12. MECHANIC DRAWING** Date: 2008/07/07 AMPIRE CO., LTD. 38