

# CUSTOMER APPROVAL SPECIFICATION

- ( ) Preliminary Specification
- ( ) Final Specification

| Title       | PDP60H1                                  | PDP60H1#### (60H1 PDP MODULE)                               |                |               |  |  |
|-------------|------------------------------------------|-------------------------------------------------------------|----------------|---------------|--|--|
| Buyer Name  | Hisense                                  | Supplier                                                    | LG Elec        | etronics Inc. |  |  |
| Model Name  |                                          | Model Name                                                  | PDP6           | 60H1####      |  |  |
| PART No.    |                                          | PART No.                                                    |                | -             |  |  |
| Signa       | ature / Date                             |                                                             | Signature / Da | nte           |  |  |
| Approved by |                                          | Approved <u>J. C. Jeon</u> <u>G. Manag</u>                  | <u>g /</u>     | - figh        |  |  |
|             |                                          | Prepared <u>H.S. Cho</u> <u>S. R. Engir</u>                 | <u>/</u>       |               |  |  |
|             | py for our confirmation<br>our signature | PDP Engineering Department PDP Division LG Electronics Inc. |                |               |  |  |
|             |                                          |                                                             |                |               |  |  |



# **Record of Revisions**

| Revision<br>No. | Effective<br>Date | Comments                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.0             | 07. 08. 27        | Established                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1.0             | 07.09.10          | <ul> <li>Page 26. Cell defect spec change</li> <li>Non-Ignition Dot+ Unstable Dot</li> <li>A zone ► N ≤ 6 [cells / full-white screen]</li> <li>B zone ► N ≤ 12[cells / full-white screen]</li> <li>► N ≤ 3 [adjacency of 2-cells / full-white screen]</li> <li>- Uncontrollable Dot</li> <li>A zone ► Total N ≤ 2 [cells / full screen]</li> <li>B zone ► Total N ≤ 3 [cells / full screen]</li> <li>Total = 20ea</li> </ul> |
|                 |                   |                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                 |                   |                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                 |                   |                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                 |                   |                                                                                                                                                                                                                                                                                                                                                                                                                              |



# **CONTENTS**

| 0. | WARNINGS AND CAUTIONS                                                                                                                                                                                                                                          | 4                                            |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
|    | ☐ Warning ☐ Caution                                                                                                                                                                                                                                            | 4<br>5                                       |
| 1. | GENERAL DESCRIPTION                                                                                                                                                                                                                                            | 8                                            |
|    | □ Description □ Features □ Applications □ Electrical Interface of Plasma Display □ General Specifications □ Block Diagram □ Insulation □ Additional Requirements                                                                                               | 8<br>8<br>8<br>9<br>9<br>10<br>11            |
| 2. | ELECTRICAL SPECIFICATIONS                                                                                                                                                                                                                                      | 12                                           |
|    | □ Absolute Power Specifications □ Input Power Specifications □ Power Supply Sequence □ LVDS Signal and LVDS Receiver □ Input Signal Timing Diagram □ Input Signal Timing Specification □ I <sup>2</sup> C Specifications □ Control Signal Register Description | 12<br>12<br>13<br>14<br>16<br>17<br>19<br>21 |
| 3. | ELECTRO OPTICAL SPECIFICATIONS                                                                                                                                                                                                                                 | 25                                           |
|    | ☐ Electro Optical characteristic Specifications (60Hz) ☐ Cell Defect Specifications                                                                                                                                                                            | 25<br>26                                     |
| 4. | MECHANICAL & ENVIRONMENTAL SPECIFICATIONS                                                                                                                                                                                                                      | 27                                           |
|    | <ul> <li>□ Mechanical Characteristic Specifications</li> <li>□ Vibration and Drop Specifications</li> <li>□ Scratch and Dent Specifications</li> <li>□ Recommended Environmental Conditions</li> </ul>                                                         | 27<br>27<br>27<br>27                         |
| 5. | IMAGE STICKING CHARACTERISTICS                                                                                                                                                                                                                                 | 28                                           |
|    | ☐ Image Sticking ☐ Secular change in brightness ☐ Warranty ☐ Cause of deterioration in brightness ☐ Practical value for Image sticking ☐ Proposed measures taken to relieve image sticking ☐ Image Sticking Minimization Method                                | 28<br>28<br>28<br>28<br>28<br>29<br>30       |
| 6. | OUTLINE DRAWING                                                                                                                                                                                                                                                | 31                                           |
|    | □ Front View □ Rear View                                                                                                                                                                                                                                       | 31<br>32                                     |
| 7. | CONNECTORS and CONNECTIONS                                                                                                                                                                                                                                     | 33                                           |
| 8. | LABEL                                                                                                                                                                                                                                                          | 34                                           |
| 9. | PACKING                                                                                                                                                                                                                                                        | 36                                           |



#### **Product Specification of PDP Module**

## 0. Warnings and Cautions

- ✓ WARNING indicates hazards that may lead to death or injury if ignored.
- ✓ CAUTION indicates hazards that may lead to injury or damage to property if ignored.



- 1) This product uses a high voltage (450 V max.). Do not touch the circuitry of this product with your hands when power is supplied to the product or immediately after turning off the power. Be sure to confirm that the voltage is dropped to a sufficiently low level.
- 2) Do not supply a voltage higher than that specified to this product. This may damage the product and may cause a fire.
- 3) Do not use this product in locations where the humidity is extremely high, where it may be splashed with water, or where flammable materials surround it. Do not install or use the product in a location that does no satisfy the specified environmental conditions. This may damage the product and may cause a fire.
- 4) If a foreign substance (such as water, metal, or liquid) gets inside the product, immediately turn off the power. Continuing to use the products it may cause fire or electric shock.
- 5) If the product emits smoke, an abnormal smell, or makes an abnormal sound, immediately turn off the power. If noting is displayed or if the display goes out during use, immediately turn off the power. Continuing to use the product as it is may cause fire or electric shock.
- 6) Do not disconnect or connect the connector while power to the product is on. It takes some time for the voltage to drop to a sufficiently low level after the power has been turned off. Confirm that the voltage has dropped to a safe level before disconnecting or connecting the connector. Otherwise, this may cause fire, electric shock, or malfunction.
- 7) Do not pull out or insert the power cable from/to an outlet with wet hands. It may cause electric shock.
- 8) Do not damage or modify the power cable. It may cause fire or electric shock.
- 9) If the power cable is damaged, or if the connector is loose, do not use the product; otherwise, this can lead to fire or electric shock.
- 10) If the power connector or the connector of the power cable becomes dirty or dusty, wipe it with a dry cloth. Otherwise, this can lead to fire.



#### **Product Specification of PDP Module**



#### ☐ General

- 1) Do not place this product in a location that is subject to heavy vibration, or on an unstable surface such as an inclined surface. The product may fall off or fall over, causing injuries.
- 2) When moving the product, be sure to turn off the power and disconnect all the cables. While moving the product, watch your step. The product may be dropped or fall, leading to injuries of electric shock.
- 3) Before disconnecting cable from the product, be sure to turn off the power. Be sure to hold the connector when disconnecting cables. Pulling a cable with excessive force may cause the core of the cable to be exposed or break the cable, and this can lead to fire or electric shock.
- 4) This product should be moved by two or more persons. If one person attempts to carry this product alone, he/she may be injured.
- 5) This product contains glass. The glass may break, causing injuries, if shock, vibration, heat, or distortion is applied to the product.
- The temperature of the glass surface of the display may rise to 80°C or more depending on the conditions of use. If you touch the glass inadvertently, you may be burned.
- 7) Do not poke or strike the glass surface of the display with a hard object. The glass may break or be scratched. If the glass breaks, you may be injured.
- 8) If you glass surface of the display breaks or is scratched, do not touch the broken pieces or the scratches with bare hands. You may be injured.
- 9) Do not place an object on the glass surface of the display. The glass may break or be scratched.

#### ☐ Design

- 1) This product may be damaged if it is subject to excessive stresses (such as excessive voltage, current, or temperature). The absolute maximum ratings specify the limits of these stresses, and system design must ensure that none of the absolute maximum ratings are exceeded.
- 2) The materials which contain sulfur are forbidden to use, because they may damage PDP module.
- The recommended operating conditions are conditions in which the normal operation of this product is guaranteed. All the rated values of the electrical specifications are guaranteed within these conditions. Always use the product within the range of the recommended operating conditions. Otherwise, the reliability of the product may be degraded. Use of the product with a combination of parameters, conditions, or logic not specified in the specifications of this product is not guaranteed. If intending to use the product in such a way, be sure to consult LGE in advance.
- 4) This product emits near infrared rays (800 to 1000nm) that may cause the remote controllers of other electric products to malfunction. To avoid this, use an infrared absorption filter and thoroughly evaluate the system and environment.



#### **Product Specification of PDP Module**

#### ☐ **Design** (continued)

- 5) This product uses high-voltage switching and a high –speed clock. A system using this product should be designed so that it does not affect the other systems, and should be thoroughly evaluated.
- This product has a glass display surface. Design your system so that excessive shock and load are not applied to the glass. Exercise care that the vent at the corner of the glass panel is not damaged. If the glass panel or vent is damaged, the product is inoperable.
- 7) There are some exposed components on the rear panel of this product. Touching these components may cause an electric shock.
- 8) This product uses a high voltage. Design your system so that any residual voltage in this product is dissipated quickly when power is turned off, observing the specifications.
- 9) This product uses heat-emitting components. Take the heat emitted by these components into consideration when designing your system. If the product is used outside the specified temperature range, it may malfunction.
- This product uses a high voltage and, because of its compact design, components are densely mounted on the circuit board. If dust collects on these components, it can cause short-circuiting between the pins of the components and moisture can cause the insulation between the components to break down, causing the product to malfunction.
- Regulations and standards on safety and electromagnetic interference differ depending on the country. Design your system in compliance with the regulations and standards of the country for which your system is intended.
- To obtain approval under certain safety standards (such as UL and EN), a filter that passes a shock test must be fitted over the glass surface of the finished product. In addition, it must be confirmed that the level of UV emissions is within the range specified by such standards.
- 13) If this product is used as a display board to display a static image, "image sticking" occurs. This means that the luminance of areas of the display that remain lit for a long time drops compared with the luminance of areas that are lit for a shorter time, causing uneven luminance across the display. The degree to which this occurs is in proportion to the luminance at which the display is used. To prevent this phenomenon, therefore, avoid static images as much as possible and design your system so that it is used at a low luminance, by reducing signal level difference between bright area and less bright area through signal processing.
- Within the warranty period, general faults that occur due to defects in components such as ICs will be rectified by LGE without charge. However, IMAGE STICKING is not included in the warranty. Repairs due to the other faults may be charged for depending on responsibility for the faults.
- In case of AC PDP driving mechanism, Because the brightness of output is not always proportional to input signals. Therefore the non-linearity of gray can occasionally be observed in certain gray levels as well as Contour and Error Diffusion Noise can be appeared when a dark picture is on the screen especially. These are phenomena that can be observed on the PDP driving mechanism. With simple adjustment to picture brightness control, these can be reduced considerably.
- Because of the need to control the power consumption on the PDP driving mechanism, the APL(Average Picture Level) mode was equipped. Thus, as the picture on the screen changes, there can be slightly switched in brightness. This also is a phenomenon that can be observed on the PDP driving mechanism.
- 17) This product is designed to LGE's "Standard" quality grade. If you wish to use the product for applications outside the scope of the "Standard" quality grade, be sure to consult LGE in advance to assess the technological feasibility before starting to design your system.



#### **Product Specification of PDP Module**

#### □ USE

- 1) Because this product uses a high voltage, connecting or disconnecting the connectors while power is supplied to the product may cause malfunctioning. Never connect or disconnect the connectors while the power is on. Immediately after power has been turned off, a residual voltage remains in the product. Be sure to confirm that the voltage has dropped to a sufficiently low level.
- 2) Watching the display for a long time can tire the eyes. Take a break at appropriate intervals.
- 3) PDP 's brightness and contrast ratio is lower than that of the CRT. The picture is dimmer with surrounding light and better for viewing in dark condition.
- 4) Do not cover or wrap the product with a cloth or other covering while power is supplied to the product.
- 5) Before turning on power to the product, check the wiring of the product and confirm that the supply voltage is within the rated voltage range. If the wiring is wrong or if a voltage outside the rated range is applied, the product may malfunction or be damaged.
- Do not store this product in a location where temperature and humidity are high. This may cause the product to malfunction. Because this product uses a discharge phenomenon, it may take time to light (operation may be delayed) when the product is used after it has been stored for a long time. In this case, it is recommended to light all cells for about 2hours (aging).
- 7) If the glass surface of the display becomes dirty, wipe it with a soft cloth moistened with a neutral detergent. Do not use acidic or alkaline liquids, or organic solvents.
- 8) Do not tilt or turn upside down while the module package is carried, the product may be damaged.
- 9) This product is made from various materials such as glass, metal, and plastic. When discarding it, be sure to contact a professional waste disposal operator.

#### ☐ Repair and Maintenance

Because this product combines the display panel and driver circuits in a single module, it cannot be repaired or maintained at user's office or plant. Arrangements for maintenance and repair will be determined later

#### ☐ Others

- 1) If your system requires the user to observe any particular precautions, in addition to the above warnings and cautions, include such caution and warning statements in the manual for your system.
- 2) If you have any questions concerning design, such as on housing, storage, or operating environment, consult LGE in advance.



#### **Product Specification of PDP Module**

## 1. GENERAL DESCRIPTION

#### **□** DESCRIPTION

The PDP60H1#### is a 60-inch 16:9 color plasma display module with resolution of 1920(H)  $\times$  1080(V) pixels. This is the display device which offers vivid colors with adopting AC plasma technology by LG Electronics Inc.

#### **□** FEATURES

High peak brightness (1000cd/m² Typical) and high contrast ratio (3,000:1 Typical) enables user to create high performance PDP SETs.

#### **□** APPLICATIONS

- ✓ Public information display
- ✓ Video conference systems
- ✓ Education and training systems





#### **Product Specification of PDP Module**

#### □ ELECTRICAL INTERFACE OF PLASMA DISPLAY

The PDP60X7#### requires 8bits or 10bits of digital video signals for each RGB color.

In addition to the video signals, three different DC voltages are required to operate the display.

The PDP60X7#### is equipped with P-CUBE function which analyzes display signals to optimize system control factor for showing the best display performance.

#### ☐ GENERAL SPECFICATIONS

✓ Model Name : PDP60H1#### (60H1 Model)

✓ Number of Pixels :  $1920(H) \times 1080(V)$  (1pixel=3 RGB cells)

✓ Pixel Pitch :  $690\mu m (H) \times 690\mu m (V)$ 

✓ Cell Pitch :  $322 \mu m$  (H) ×  $966 \mu m$  (V) (Green Cell basis)

✓ Display Area :  $1319.6(H) \times 741.9(V) \pm 0.5 mm$ ✓ Outline Dimension :  $1408(H) \times 828(V) \times 60(D) \pm 1 mm$ 

✓ Pixel Type : RGB Closed (Well) type

✓ Number of Gradations : (R)16,384 × (G)16,384 × (B)16,384 colors

✓ Weight :  $30.0\pm1.0$  Kg (Net 1EA)

129±1 Kg (3EA/1BOX)

✓ Aspect Ratio : 16:9

✓ Peak Brightness : Typical 1200cd/m² (1/100 White Window pattern at center) ✓ Contrast Ratio : Average 120:1 (In a bright room with 100Lux at center)

: Typical 10,000:1 (In a dark room 1/100 White Window pattern at center)

✓ Power Consumption : Typical. 540 W (Full-White)

✓ Expected Life-time : more than 60,000 Hours of continuous operation

Life-time is defined as the time when the brightness level becomes half of its initial value.

#### ✓ Display Dot Diagram







Applied Voltage level is specified at the time when Full-White pattern is displayed on the panel.

## **Confidential**

Revision No 1.0 10/ Sep. / 2007 Page 10/37



## **Product Specification of PDP Module**

#### □ INSULATION

- The end-user product should satisfy the insulation and material requirements on Safety Standards of Information Technology Equipment IEC 60950, UL60950 and CSA C22.2 No60950, or IEC 60065, UL 6500 and CSA C22.2 No60065
- The screen filter(Black mask filter) of end-user products should satisfy the supplementary insulation

## □ ADDITIONAL REQUIREMENTS

- Proper fire enclosure
- Proper mechanical enclosure
- safety test including Power Supply Board should be preformed as a part of the end-user product investigation.



NO : P06##-###

## **☐** Absolute Power Specifications

2. ELECTRICAL SPECIFICATIONS

| Item            | Symbol Condition Min. |      | Max. | Unit | Remarks |  |
|-----------------|-----------------------|------|------|------|---------|--|
| Logic Voltage   | Vcc                   | 25°C | 4.5  | 6    | V       |  |
| Address Voltage | Va                    | 25°C | -    | 64   | V       |  |
| Sustain Voltage | Vs                    | 25°C | -    | 200  | V       |  |

## **☐** Input Power Specifications

## ➤ Logic Power Supply(Vcc)

| Item              | Condition | Min. | Тур. | Max. | Unit              |
|-------------------|-----------|------|------|------|-------------------|
| Adjustable Range  | -         | 4.75 | 5.0  | 5.25 | V                 |
| Voltage Stability | -         | -    | -    | ±3.0 | %                 |
| Average Current   | -         | 2.5  | 4.0  | 7.5  | A <sub>mean</sub> |
| Ripple            | -         | -    | -    | 30   | mV <sub>p-p</sub> |
| Noise             | -         | -    | -    | 300  | mV <sub>p-p</sub> |

## ➤ Address Power Supply(Va)

| , riddross rower supply (+d) |                                              |      |      |      |                   |  |  |
|------------------------------|----------------------------------------------|------|------|------|-------------------|--|--|
| Item                         | Condition & Remarks                          | Min. | Тур. | Max. | Unit              |  |  |
| Adjustable Range             | Dependent on the characteristics of each PDP | 59   | -    | 61   | V                 |  |  |
| Voltage Stability            | -                                            | -    | -    | ±1.5 | %                 |  |  |
| Average Current              | Variable with the image                      | 0.01 | -    | 2.5  | A <sub>mean</sub> |  |  |
| Ripple & Noise               | -                                            | -    | -    | 600  | mV <sub>p-p</sub> |  |  |

## ➤ Sustain Power Supply(Vs)

| Item                                   | Condition                                       | Min. | Тур. | Max. | Unit              |
|----------------------------------------|-------------------------------------------------|------|------|------|-------------------|
| Adjustable Range                       | Dependent on the characteristics of each PDP    | 180  | 1    | 195  | V                 |
| Voltage Stability                      | -                                               | -    | -    | ±1.0 | %                 |
| Peak Current                           | -                                               | -    | -    | 21   | A                 |
| Average Current                        | nt Dependent on the characteristics of each PDP |      | -    | 2.7  | A <sub>mean</sub> |
| Voltage Regulation At the peak current |                                                 | -    | -    | 5    | V                 |
| Ripple & Noise                         | -                                               | -    | -    | 600  | mV <sub>p-p</sub> |

<sup>™</sup> Voltage should be set to a specified value which is indicated on the label attached to the module.

## **Product Specification of PDP Module**



| Symbol             | Description                                                     | Min. | Max. | unit |
|--------------------|-----------------------------------------------------------------|------|------|------|
| $T_{On}$           | Time interval between 90% of Vcc and 10% of Vs<br>when Power On | 500  | -    | msec |
| $T_{\mathrm{Off}}$ | Time interval between 10% of Vs and 90% of Vcc when Power Off   | 20   | -    | msec |
| $T_{VaR}$          | Rising Time of Va (10% to 90%)                                  | 10   | 300  | msec |
| $T_{VaF}$          | Falling Time of Va (90% to 10%)                                 | 50   | 500  | msec |
| $T_{VsR}$          | Rising Time of Vs (10% to 90%)                                  | 100  | 800  | msec |
| $T_{VsF}$          | Falling Time of Vs (90% to 10%)                                 | 90   | 500  | msec |

Vcc should be lower than 0.1V when turn on just after turn off.

If power sequence does not meet to above sequence diagram, PDP drivers may be damaged permanently.

Even when AC input power supply is switched ON/OFF, above sequence should be observed strictly.

## **Product Specification of PDP Module**

## ☐ LVDS Signal and LVDS Receiver

## ➤ Definitions and Functions of LVDS Signal

| Symbol | Definition and Function       |  |  |  |
|--------|-------------------------------|--|--|--|
| RA+    | Channel-A Pos. Receiver Input |  |  |  |
| RA –   | Channel-A Neg. Receiver Input |  |  |  |
| RB+    | Channel-B Pos. Receiver Input |  |  |  |
| RB –   | Channel-B Neg. Receiver Input |  |  |  |
| RC+    | Channel-C Pos. Receiver Input |  |  |  |
| RC -   | Channel-C Neg. Receiver Input |  |  |  |
| RD+    | Channel-D Pos. Receiver Input |  |  |  |
| RD –   | Channel-D Neg. Receiver Input |  |  |  |
| RE +   | Channel-E Pos. Receiver Input |  |  |  |
| RE -   | Channel-E Neg. Receiver Input |  |  |  |
| RF+    | Channel-F Pos. Receiver Input |  |  |  |
| RF -   | Channel-F Neg. Receiver Input |  |  |  |
| RG+    | Channel-G Pos. Receiver Input |  |  |  |
| RG –   | Channel-G Neg. Receiver Input |  |  |  |
| RCLK+  | Clock Pos. Receiver Input     |  |  |  |
| RCLK - | Clock Neg. Receiver Input     |  |  |  |

## ➤ Video Input Connector (P103)

| Pin No. | Symbol | Pin No. | Symbol | Pin No. | Symbol    |
|---------|--------|---------|--------|---------|-----------|
| 1       | GND    | 11      | RD1-   | 21      | nc        |
| 2       | RA1-   | 12      | RD1+   | 22      | nc        |
| 3       | RA1+   | 13      | GND    | 23      | nc        |
| 4       | RB1-   | 14      | GND    | 24      | RE-       |
| 5       | RB1+   | 15      | RF1-   | 25      | RE+       |
| 6       | GND    | 16      | RF1+   | 26      | GND       |
| 7       | RC1-   | 17      | RG1-   | 27      | DISPEN    |
| 8       | RC1+   | 18      | RG1+   | 28      | I2C_SDATA |
| 9       | RCLK1- | 19      | GND    | 29      | I2C_SCLK  |
| 10      | RCLK1+ | 20      | nc     | 30      | nc        |
|         |        |         |        | 31      | GND       |

3.3V level

GT121-31P-TD pin number (Top view)



LG Cable, GT121-31P-TD pin number (Top view)

substitute: JAE, FI-TWEP31-VF

#### **Product Specification of PDP Module**

#### ☐ LVDS Signal and LVDS Receiver (continued)

➤ Output Signals of LVDS Receiver

| Symbol   | Definition and Function                                    |  |  |
|----------|------------------------------------------------------------|--|--|
| R13 ~ R0 | 14-bit Red Pixel video signal ( R13 : MSB, R0 : LSB )      |  |  |
| G13 ~ G0 | 14-bit Green Pixel video signal ( G13 : MSB, G0 : LSB )    |  |  |
| B9 ~ B0  | 14-bit Blue Pixel video signal (B13: MSB, B0: LSB)         |  |  |
| PIX_CLK  | Clock Signal which synchronous to video signal             |  |  |
| Vsync    | vertical synchronous signal                                |  |  |
| Hsync    | horizontal synchronous signal                              |  |  |
| BLANK    | 'HIGH' level : data is valid 'LOW' level : data is invalid |  |  |

- According to the PDP Module Gamma Mode, ths RGB video sginal can be changed.
- Twisted pair cable must be used for LVDS signal
- ➤ Signal Input sequence of LVDS Receiver
- LVDS-RX IP signal mapping [14Bit-PDP]









## **Product Specification of PDP Module**

## ☐ Input Signal Timing Specification

#### ➤ 60Hz Mode

| No. | Symbol             | Min.              | Тур.                                | Max                            | Unit | Remark                                     |
|-----|--------------------|-------------------|-------------------------------------|--------------------------------|------|--------------------------------------------|
| 1   | T <sub>Vsync</sub> | 16.653<br>(801H)  | 16.674<br>(802H)                    | 16.694<br>(803H)               | ms   | •1frame(typ.) =59.97Hz                     |
| 2   | t <sub>wv</sub>    | 187(9H)           | 208(10H)                            | 229(11H)                       | μs   |                                            |
| 3   | t <sub>vh</sub>    | 520(25H)          | 541(26H)                            | 561(27H)                       | μs   |                                            |
| 4   | $t_{ m hv}$        |                   | 166(8H)                             | -                              | μs   |                                            |
| 5   | T <sub>Hsync</sub> | 20.763<br>(1540D) | 20.790<br>(1542D)                   | 20.831<br>(1545D)              | μs   | •1D = $13.4825$ ns ( $74.170$ MHz)         |
| 6   | t <sub>wh</sub>    | 0.13(10D)         | 0.16(12D)                           | 0.19(14D)                      | μs   |                                            |
| 7   | t <sub>he</sub>    | 1.58(118D)        | 1.61(120D)                          | 1.64(122D)                     | μs   |                                            |
| 8   | t <sub>ch</sub>    | -                 | 0.75(56D)                           | -                              | μs   |                                            |
| 9   | t <sub>clk</sub>   | 13<br>(76.923MHz) | 13.4825<br>(74.179 <sup>MHz</sup> ) | 14<br>(71.429 <sup>MHz</sup> ) | ns   |                                            |
| 10  | t <sub>welk1</sub> | -                 | 6.7412                              | -                              | ns   |                                            |
| 11  | t <sub>wclk2</sub> | -                 | 6.7412                              | -                              | ns   |                                            |
| 12  | t <sub>sub</sub>   | -                 | 6                                   | -                              | ns   | $\bullet t_{\text{sub}} \le t_{\text{hc}}$ |
| 13  | t <sub>hb</sub>    | -                 | 5                                   | -                              | ns   | $\bullet t_{hb} \le t_{ch}$                |
| 14  | t <sub>sud</sub>   | -                 | 6                                   | -                              | ns   |                                            |
| 15  | t <sub>hd</sub>    | -                 | 5                                   | -                              | ns   |                                            |

Min. & Max. of each signal is measured value when other signal is Typ.



## **Product Specification of PDP Module**

## ☐ Input Signal Timing Specification (Continued)

## ➤ 50Hz Mode

| No. | Symbol             | Min.              | Тур.                                | Max                            | Unit | Remark                                     |
|-----|--------------------|-------------------|-------------------------------------|--------------------------------|------|--------------------------------------------|
| 1   | T <sub>Vsync</sub> | 19.938<br>(959H)  | 19.958<br>(960H)                    | 19.979<br>(961H)               | ms   | •1frame(typ.) =50.11Hz                     |
| 2   | t <sub>wv</sub>    | 187(9H)           | 208(10H)                            | 229(11H)                       | μs   |                                            |
| 3   | $t_{vh}$           | 520(25H)          | 541(26H)                            | 561(27H)                       | μs   |                                            |
| 4   | $t_{\rm hv}$       |                   | 3.45(166H)                          | -                              | ms   |                                            |
| 5   | T <sub>Hsync</sub> | 20.763<br>(1540D) | 20.790<br>(1542D)                   | 20.831<br>(1545D)              | μs   | •1D = $13.4825 \text{ns}$ (74.170MHz)      |
| 6   | t <sub>wh</sub>    | 0.13(10D)         | 0.16(12D)                           | 0.19(14D)                      | μs   |                                            |
| 7   | t <sub>hc</sub>    | 1.58(118D)        | 1.61(120D)                          | 1.64(122D)                     | μs   |                                            |
| 8   | t <sub>ch</sub>    | -                 | 0.75(56D)                           | -                              | μs   |                                            |
| 9   | t <sub>clk</sub>   | 13<br>(76.923MHz) | 13.4825<br>(74.170 <sup>MHz</sup> ) | 14<br>(71.429 <sup>Mlz</sup> ) | ns   |                                            |
| 10  | t <sub>welk1</sub> | -                 | 6.7412                              | -                              | ns   |                                            |
| 11  | t <sub>wclk2</sub> | -                 | 6.7412                              | -                              | ns   |                                            |
| 12  | t <sub>sub</sub>   | -                 | 6                                   | -                              | ns   | $\bullet t_{\text{sub}} \le t_{\text{hc}}$ |
| 13  | t <sub>hb</sub>    | -                 | 5                                   | -                              | ns   | $\bullet t_{hb} \le t_{ch}$                |
| 14  | t <sub>sud</sub>   | -                 | 6                                   | -                              | ns   |                                            |
| 15  | t <sub>hd</sub>    | -                 | 5                                   | -                              | ns   |                                            |

Min. & Max. of each signal is measured value when other signal is Typ.

<sup>Arr</sup> Thv (Vertical Front Porch)  $\geq 2H$ 

<sup>™</sup> Tvh (Vertical sync width + Vertical Back Porch) ≥ 15H



#### **Product Specification of PDP Module**

#### ☐ I<sup>2</sup>C Specifications

#### ➤ I<sup>2</sup>C Timing Diagram



#### > Characteristics of the SDA and SCL bus lines

|                                                                                                                  |                     | STANDARD-MODE           |                          | FAST-MODE                             |                         |          |
|------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------|--------------------------|---------------------------------------|-------------------------|----------|
| PARAMETER                                                                                                        | SYMBOL              | MIN.                    | MAX.                     | MIN.                                  | MAX.                    | UNIT     |
| SCL clock frequency                                                                                              | f <sub>SCL</sub>    | 0                       | 100                      | 0                                     | 400                     | kHz      |
| Hold time (repeated) START condition.<br>After this period, the first clock pulse is<br>generated                | t <sub>HD;STA</sub> | 4.0                     | _                        | 0.6                                   | -                       | μs       |
| LOW period of the SCL clock                                                                                      | t <sub>LOW</sub>    | 4.7                     | _                        | 1.3                                   | _                       | μs       |
| HIGH period of the SCL clock                                                                                     | t <sub>HIGH</sub>   | 4.0                     | _                        | 0.6                                   | _                       | μs       |
| Set-up time for a repeated START condition                                                                       | t <sub>SU;STA</sub> | 4.7                     | -                        | 0.6                                   | -                       | μs       |
| Data hold time:<br>for CBUS compatible masters (see NOTE,<br>Section 10.1.3)<br>for I <sup>2</sup> C-bus devices | t <sub>HD;DAT</sub> | 5.0<br>0 <sup>(2)</sup> | -<br>3.45 <sup>(3)</sup> | _<br>                                 | -<br>0.9 <sup>(3)</sup> | μs<br>μs |
| Data set-up time                                                                                                 | tsu;dat             | 250                     | _                        | 100 <sup>(4)</sup>                    | _                       | ns       |
| Rise time of both SDA and SCL signals                                                                            | tr                  | _                       | 1000                     | 20 + 0.1C <sub>b</sub> <sup>(5)</sup> | 300                     | ns       |
| Fall time of both SDA and SCL signals                                                                            | tf                  | _                       | 300                      | 20 + 0.1C <sub>b</sub> <sup>(5)</sup> | 300                     | ns       |
| Set-up time for STOP condition                                                                                   | tsu;sto             | 4.0                     | _                        | 0.6                                   | _                       | μs       |
| Bus free time between a STOP and START condition                                                                 | t <sub>BUF</sub>    | 4.7                     | -                        | 1.3                                   | -                       | μs       |
| Capacitive load for each bus line                                                                                | Cb                  | _                       | 400                      | _                                     | 400                     | pF       |
| Noise margin at the LOW level for each connected device (including hysteresis)                                   | V <sub>nL</sub>     | 0.1V <sub>DD</sub>      | -                        | 0.1V <sub>DD</sub>                    | -                       | ٧        |
| Noise margin at the HIGH level for each connected device (including hysteresis)                                  | V <sub>nH</sub>     | 0.2V <sub>DD</sub>      | -                        | 0.2V <sub>DD</sub>                    | _                       | ٧        |

#### Notes

- 1. All values referred to  $V_{\text{IH}\text{min}}$  and  $V_{\text{IL}\text{max}}$  levels.
- A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- 3. The maximum  $t_{\text{HD:DAT}}$  has only to be met if the device does not stretch the LOW period  $(t_{\text{LOW}})$  of the SCL signal.
- 4. A Fast-mode <sup>12</sup>C-bus device can be used in a Standard-mode I<sup>2</sup>C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal.
  - If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r\,max} + t_{SU;DAT} = 1000 + 250 = 1250$  ns (according to the Standard-mode I<sup>2</sup>C-bus specification) before the SCL line is released.
- 5.  $C_b$  = total capacitance of one bus line in pF. If mixed with Hs-mode devices, faster fall-times according to Table 6 are allowed.

n/a = not applicable

#### **Product Specification of PDP Module**

#### ☐ **I**<sup>2</sup>**C Specifications** (Continued)

➤ Characteristics of the SDA and SCL I/O stages for F/S-mode I2C-bus devices

| DADAMETED                                                    | ev/MP.OI         | STANDARD-MODE      |                    | FAST-N                            | LINUT                  |      |
|--------------------------------------------------------------|------------------|--------------------|--------------------|-----------------------------------|------------------------|------|
| PARAMETER                                                    | SYMBOL           | MIN.               | MAX.               | MIN.                              | MAX.                   | UNIT |
| LOW level input voltage:                                     | V <sub>IL</sub>  |                    |                    |                                   |                        |      |
| fixed input levels                                           |                  | -0.5               | 1.5                | n/a                               | n/a                    | V    |
| V <sub>DD</sub> -related input levels                        |                  | -0.5               | 0.3V <sub>DD</sub> | -0.5                              | 0.3V <sub>DD</sub> (1) | V    |
| HIGH level input voltage:                                    | V <sub>IH</sub>  |                    |                    |                                   |                        |      |
| fixed input levels                                           |                  | 3.0                | (2)                | n/a                               | n/a                    | V    |
| V <sub>DD</sub> -related input levels                        |                  | 0.7V <sub>DD</sub> | (2)                | 0.7V <sub>DD</sub> <sup>(1)</sup> | (2)                    | V    |
| Hysteresis of Schmitt trigger inputs:                        | V <sub>hys</sub> |                    |                    |                                   |                        |      |
| V <sub>DD</sub> > 2 V                                        |                  | n/a                | n/a                | 0.05V <sub>DD</sub>               | _                      | V    |
| V <sub>DD</sub> < 2 V                                        |                  | n/a                | n/a                | 0.1V <sub>DD</sub>                | _                      | V    |
| LOW level output voltage (open drain or                      |                  |                    |                    |                                   |                        |      |
| open collector) at 3 mA sink current:                        |                  |                    |                    |                                   |                        |      |
| V <sub>DD</sub> > 2 V                                        | V <sub>OL1</sub> | 0                  | 0.4                | 0                                 | 0.4                    | V    |
| V <sub>DD</sub> < 2 V                                        | V <sub>OL3</sub> | n/a                | n/a                | 0                                 | 0.2V <sub>DD</sub>     | V    |
| Output fall time from VIHmin to VILmax with                  |                  |                    |                    |                                   |                        |      |
| a bus capacitance from 10 pF to 400 pF                       | t <sub>of</sub>  | _                  | 250 <sup>(4)</sup> | 20 + 0.1C <sub>b</sub> (3)        | 250 <sup>(4)</sup>     | ns   |
| Pulse width of spikes which must be                          | t <sub>SP</sub>  | n/a                | n/a                | 0                                 | 50                     | ns   |
| suppressed by the input filter                               |                  |                    |                    |                                   |                        |      |
| Input current each I/O pin with an input                     | lį               | -10                | 10                 | -10 <sup>(5)</sup>                | 10 <sup>(5)</sup>      | μΑ   |
| voltage between 0.1V <sub>DD</sub> and 0.9V <sub>DDmax</sub> |                  |                    |                    |                                   |                        |      |
| Capacitance for each I/O pin                                 | Ci               | _                  | 10                 | _                                 | 10                     | pF   |

#### Notes

- 1. Devices that use non-standard supply voltages which do not conform to the intended I<sup>2</sup>C-bus system levels must relate their input levels to the  $V_{DD}$  voltage to which the pull-up resistors  $R_p$  are connected.
- 2. Maximum  $V_{IH} = V_{DDmax} + 0.5 \text{ V}.$
- 3.  $C_b$  = capacitance of one bus line in pF.
- 4. The maximum  $t_r$  for the SDA and SCL bus lines quoted in Table 5 (300 ns) is longer than the specified maximum  $t_{or}$  for the output stages (250 ns). This allows series protection resistors ( $R_s$ ) to be connected between the SDA/SCL pins and the SDA/SCL bus lines as shown in Fig.36 without exceeding the maximum specified  $t_r$ .
- 5. I/O pins of Fast-mode devices must not obstruct the SDA and SCL lines if V<sub>DD</sub> is switched off.

n/a = not applicable



First 1byte data should be 0001 1100 (0x1C) ast 1bit is 0(write mode).



## **Product Specification of PDP Module**

## ☐ Control Signal Register Description

➤ I<sup>2</sup>C Register Brief

R : Reserved(don't care)

| I <sup>2</sup> C |                           |                                       |         | <b>I</b> <sup>2</sup> <b>C</b> 1 | Data         |                    |          |               |  |
|------------------|---------------------------|---------------------------------------|---------|----------------------------------|--------------|--------------------|----------|---------------|--|
| Addr.            | 7                         | 6                                     | 5       | 4                                | 3            | 2                  | 1        | 0             |  |
| 0x01             |                           | Sync Mode Registers                   |         |                                  |              |                    |          |               |  |
| UXU1             | R                         | R                                     | R       | R                                | R            | sync_auto          | R        | hz_select     |  |
| 0x08             |                           |                                       |         | Bright Mod                       | e Registers  |                    |          | ,             |  |
| 0.000            | br_mode_                  | 50av(1:0)                             | br_mode | 60av(1:0)                        | R            | R                  | R        | R             |  |
| 0x09             | Power Save Mode Registers |                                       |         |                                  |              |                    |          |               |  |
| 0309             | R                         | R ps_mode_50av(2:0) ps_mode_60av(2:0) |         |                                  |              | :0)                |          |               |  |
| 0x0B             | Gamma Mode Registers      |                                       |         |                                  |              |                    |          |               |  |
| UAUD             | gamma_5                   | 50av(1:0)                             | gamma_0 | 60av(1:0)                        | R            | R                  | R        | R             |  |
|                  |                           | ·                                     |         | Color Invers                     | on Registers |                    | ,        | ,             |  |
| 0x10             | R                         | R                                     | R       | R                                | R            | R                  | R        | Bw_inv<br>_sw |  |
|                  | Scroll Register           |                                       |         |                                  |              |                    |          |               |  |
| 0x11             | R                         | R                                     | R       | R                                | R            | scroll_<br>mode_sw | scroll_m | node(1:0)     |  |
| 0x18             |                           |                                       |         | ISM Mode                         | Registers    |                    |          |               |  |
| UX18             | R                         | R                                     | R       | R                                | R            | ism_mode           | 1        | 1             |  |

## ➤ Sync Mode Registers

• sync\_auto : Sync automatic / manual mode selection  $\implies$  default : 1

1:auto, 0:manual

• hz\_select : Frequency mode selection 
default : 1

0:50Hz, 1:60Hz

Manual Mode(sync\_auto = 0)

Auto Mode (sync\_auto = 1)

| Hz Mode | Function          | Hz Mode    | Function             |  |
|---------|-------------------|------------|----------------------|--|
| 0       | Display only 50Hz | Don't some | 50Hz, 60Hz           |  |
| 1       | Display only 60Hz | Don't care | automatic conversion |  |

#### **Product Specification of PDP Module**

#### ☐ Control Signal Register Description (continued)

#### ➤ Bright Mode Registers

br\_mode\_50(1:0): Bright mode for 50Hz → default: 00
br\_mode\_60(1:0): Bright mode for 60Hz → default: 00



| Power save<br>Bright | 100% | 87.5% | 75% | 50% |
|----------------------|------|-------|-----|-----|
| 100%                 | •    | X     | X   | X   |
| 63%                  | X    | X     | •   | X   |
| 40%                  | X    | X     | •   | •   |

• - recommended, X- not recommended

In case of "Not Recommended", there are no problems related reliability but it may cause a flicker on the screen because of sudden change of sustain number.



## ☐ Control Signal Register Description (continued)

## ➤ Power Save Mode Registers

• ps\_mode\_50(2:0) : Power save mode for 50Hz  $\Rightarrow$  default : 000

• ps\_mode\_60(2:0) : Power save mode for 60Hz  $\rightarrow$  default : 000



#### ➤ Gamma Mode Registers

• gamma\_mode1(1:0) : Gamma mode for 50Hz  $\Rightarrow$  default : 00

• gamma\_mode2(1:0) : Gamma mode for 60Hz → default : 00

| Table#  | Value | Contents of table                   |
|---------|-------|-------------------------------------|
| Gamma A | 00    | $\Gamma = 2.2 \text{N for R, G, B}$ |
| Gamma B | 01    | $\Gamma = 1.0 \text{N for R, G, B}$ |
| Gamma C | 10    | $\Gamma = 2.5 \text{N for R, G, B}$ |
| Gamma D | 11    | $\Gamma = 2.2S \text{ for R, G, B}$ |

#### **Product Specification of PDP Module**

#### ☐ Control Signal Register Description (continued)

#### ➤ Color Inversion Registers

- Image inversion enable signal for preventing image sticking.
- bw inv sw: picture Color Inversion (1:ON, 0:OFF)  $\rightarrow$  default: 0

#### ➤ Scroll Registers

- Picture scrolling enable signal for preventing image sticking.
- scroll mode sw: Scroll mode switch (1:ON, 0:OFF) → default: 0
- scroll\_mode[1]: horizontal scroll ON/OFF (1:ON, 0:OFF) → default: 0
- scroll\_mode[0] : vertical scroll ON/OFF (1:ON, 0:OFF) → default : 0



Scroll procedure

When "scroll" is OFF during scrolling, SCROLL operation is stopped after the screen is returned to the original position(center).

#### ➤ ISM Mode Registers \*

• ims mode : ISM mode switch (1: ON, 0:OFF) → default : 0



\* It is described in detail in page 29.



NO: P06##-###

## 3. ELECTRO OPTICAL SPECIFICATIONS

☐ Electro Optical characteristic Specifications (60Hz) ☞1)

| ]                 | ITEM                      |         | Symbol                     | Condition \$\insp\(2\) | Min     | Тур      | Max   | Unit              |
|-------------------|---------------------------|---------|----------------------------|------------------------|---------|----------|-------|-------------------|
| Peak Wh           | nite Bright               | ness    | $\mathrm{B}_{\mathrm{WP}}$ | 1% White Window        | 800     | 1,200    | -     | cd/m <sup>2</sup> |
| Average V         | Vhite Brig                | ntness  | $\mathrm{B}_{\mathrm{W}}$  |                        | 130     | 180      | -     | cd/m <sup>2</sup> |
| Brightne          | Brightness Uniformity     |         | $\mathbf{B}_{\mathrm{U}}$  |                        | -15     | 0        | +15   | %                 |
| Color             | Color<br>Coordinate White |         | $X_{W}$                    | Full White             | 0.270   | 0.290    | 0.310 | -                 |
| Coordinate        |                           |         | $Y_{W}$                    |                        | 0.280   | 0.300    | 0.320 | -                 |
| Color Coore       | dinate Uni                | formity | $C_{\mathrm{U}}$           |                        | -0.01   | average  | +0.01 | -                 |
| Contrast          | Brig                      | nt Room | CR <sub>BR</sub>           | 100Lx at center        | 80:1    | 120:1    | -     | r≈2\              |
| Ratio             | Dark Room                 |         | $CR_{DR}$                  | 1% White Window        | 3,000:1 | 10,000:1 | -     | ☞3)               |
| Power Consumption |                           | $P_{W}$ | Full White                 | -                      | 540     | 570      | W     |                   |

- 1) All characteristics are measured at least 5 minutes later after Power-On in the normal ambient temperature.
- 2) The brightness of the dark position is measured while the 1/100(1%) window pattern is ON state. And then, it should be measured in 10 seconds after 1%-window is "ON" state.
  - → The brightness of the BLACK can be measured with the minimum value among all the position.
- 3) The brightness of dark room should be less than 1 lux.
- Sustain Voltage must be set by adding +4V to minimum value of measured Sustain voltage and considering other characteristics. (  $180V \le Vs$ , provided that power consumption is less than 570W)
- 5) Total Power Consumption can be up to 600W according to the displayed pattern.
- \* Peak brightness & Contrast ratio of 50Hz Mode is about 80% at 60Hz Mode.





#### **Product Specification of PDP Module**

#### **☐** Cell Defect Specifications

|                                                                   |                                                                                                                                              | Specification                                                                                                                                                           |                                                                         |  |  |  |
|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|
| Defect                                                            |                                                                                                                                              | Number of Cell Defects (N)                                                                                                                                              | Distance between two defects (D)                                        |  |  |  |
| Non-Ignition Dot <sup>**</sup> 1)                                 | A-zone                                                                                                                                       | <ul> <li>N ≤ 6 [cells / full-white screen]</li> <li>N ≤ 2 [adjacency of 2-cells / full-white screen]</li> <li>= 0 [adjacency of 3-cells / full-white screen]</li> </ul> |                                                                         |  |  |  |
| + Unstable Dot <sup>2</sup>                                       | B-zone  N ≤ 12 [cells / full-white screen]  N ≤ 3 [adjacency of 2-cells / full-white screen]  = 0 [adjacency of 3-cells / full-white screen] |                                                                                                                                                                         | ► N ≤ 1 [cells / 25mm-diameter-circle / full-white screen] for A/B-zone |  |  |  |
| Uncontrollable                                                    | A-zone                                                                                                                                       | ▶ $N \le 2$ [cells / full-white screen]                                                                                                                                 |                                                                         |  |  |  |
| Dot (3)                                                           | B-zone                                                                                                                                       | ▶ $N \le 3$ [cells / full-white screen]                                                                                                                                 | The defect of adjacent 2-cells is defined as one defect.                |  |  |  |
| Non-Extinguishing                                                 | A-zone                                                                                                                                       | ► N = 0 [cells / full-black screen]                                                                                                                                     |                                                                         |  |  |  |
| Dot **4)                                                          | B-zone ► N = 0 [cells / full-black screen]                                                                                                   |                                                                                                                                                                         |                                                                         |  |  |  |
| ► Total sum of all defects $N \le 20$ [cells / full-white screen] |                                                                                                                                              |                                                                                                                                                                         |                                                                         |  |  |  |

- ▶ Non-Ignition Dot(Dark Defect) is defined as "A cell of which more than 50% area is not ignited"
- **☞2)** Unstable Dot (Flickering) is defined as "A cell which repeats On and Off"
- **3)** Uncontrollable Dot is defined as "A cell which is distinctly brighter or darker than other cells around it" and/or "A cell of which color is distinctly different from that of other cells around it"
- **☞4)** Non-Extinguishing Dot (brightness defect) is defined as "A cell of which more than 50% area is always ON"
- 5) Stain is defined as "A blob due to local color contamination in white or simple color pattern"





## **Product Specification of PDP Module**

## 4. MECHANICAL & ENVIRONMENTAL SPECIFICATIONS

## ☐ Mechanical Characteristic Specifications

| Item               |       | Spec.                       |    | Remark                |
|--------------------|-------|-----------------------------|----|-----------------------|
| Outline Dimensions |       | 1408(H) x 828(V) x 60(D) ±1 | mm | See "Outline Durwine" |
| Display Area       |       | 1319.6(H) X 741.9(V) ±0.5   | mm | See "Outline Drawing" |
| Wainlet            | Net   | 30.0±1.0 (1EA)              | kg |                       |
| Weight             | Gross | 129±1 (3EA/1BOX)            | kg |                       |

#### **☐** Vibration and Drop Specifications

| Item      | Condition                                                                                                                                                                            | Remark                                                        |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| Vibration | <ul> <li>Direction: Y direction</li> <li>Acceleration: 0.5G</li> <li>Frequency: 10 to 55Hz</li> <li>Sweep time: 2 minutes</li> <li>Total test time: 10 minutes</li> </ul>            | Test Object is the packing-box in which 3-modules are packed. |
| Drop      | <ul> <li>Bottom-side plane: Free Drop at 25cm height</li> <li>Front/Back-side plane: Inclined Drop at 25cm height</li> <li>Bottom-side edge: Inclined Drop at 20cm height</li> </ul> |                                                               |

## ☐ Scratch and Dent Specifications

| Item    | Specification                                                                                                                                                                         | Unit | Remark                         |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------|
| Scratch | For W $\leq$ 0.01 ignore<br>For 0.01 $\leq$ W $\leq$ 0.09, 0.3 $\leq$ L $\leq$ 25.4, N $\leq$ 1<br>For 0.1 $\leq$ W $\leq$ 0.14, L $\leq$ 12.7, N $\leq$ 1<br>For 0.14 $<$ W, N $=$ 0 | mm   | W : Width L : Lenght D : Depth |
| Dent    | For D $\leq 0.75$ , N $\leq 6$                                                                                                                                                        | mm   | N : Number                     |

#### **☐** Recommended Environmental Conditions

| Item                   |           | Condition        | Remark                                                                       |  |
|------------------------|-----------|------------------|------------------------------------------------------------------------------|--|
| Ambient<br>Temperature | Operation | 0°C to 40°C      | Panel surface temperature must be ketp less than 65 °C for normal operation. |  |
|                        | Storage   | -20°C to 60°C    |                                                                              |  |
| Humidity               | Operation | 20 to 80% RH     | - No condensation                                                            |  |
|                        | Storage   | 10 to 90% RH     |                                                                              |  |
| Air Pressure           | Operation | 800 to 1,100 hPa | 0~2000m above the sea level                                                  |  |
|                        | Storage   | 700 to 1,100 hPa | 0~3000m above the sea level                                                  |  |



NO: P06##-###

## 5. IMAGE STICKING CHARACTERISTICS

#### **☐** Image Sticking

The fluorescent substance used in the plasma module loses its brightness with the lapse of lighting time. This deterioration in brightness appears to be a difference in brightness in relation to the surroundings, and comes to be recognized as image sticking.

In other words, the image sticking is defined as follows: when the same pattern (of the fixed display) is displayed for a long time, a difference in brightness is caused around the lighting area and non-lighting area due to deterioration in the fluorescent substance.

When the present pattern is changed over to another one, the boundary comes to be seen between the lighting area and non-lighting area due to difference in brightness in the pattern shown shortly before changeover. If this conditions is accumulated, the boundary or image sticking comes to be seen with the naked eyes.

#### ☐ Secular change in brightness

The life of brightness, defined as the reduction to half the initial level, is more than 25 thousand hours on average.

Conditions: All white (100% white) input at an ambient temperature of 25°C.

However, this lifetime is not a guarantee value for life and brightness. It should be recognized simply as the data for reference.

#### **□** Warranty

Image sticking and faults in brightness and picture elements are excluded from the warranty objects.

## ☐ Cause of deterioration in brightness

A major possible cause of deterioration in brightness is damage in the fluorescent substance due to impact caused by ions generated at the time of plasma discharges.

## ☐ Practical value for Image sticking

The relationship between integrated lighting time and brightness in this plasma module is described in the attached material. In particular, the deterioration in brightness tends to be accelerated up to 100 hours in the initial period. In the initial period, the fixed display of patterns particularly tends to cause image sticking. The practical value for image sticking is difficult in concrete numerals. As described below, you are advised to take proper measures to make the occurrence of image sticking as slow as possible.



#### **Product Specification of PDP Module**

#### ☐ Proposed measures taken to relieve image sticking

So long as there is the reduction of brightness in the fluorescent substance, it is impossible to avoid the occurrence of image sticking. Therefore, to relieve image sticking, we offer you a method of entering an image input that may ensure reluctance to the generation of the difference in brightness reduction among the displayed dots.

The images from TV broadcasting involve a high rate of motion picture displays. Therefore, there is less chance of being a cause of difference in brightness reduction among the cells. Even when the fixed patterns are displayed, they generally last for a few minutes. Since the same pattern is less liable to be displayed, there is almost no influence toward image sticking.

If the fixed patterns tend to be displayed for a long time, however, there occurs a substantial imbalance between the lighting and non-lighting areas, thus causing a difference in brightness as a result. In this document, we offer you some proposals of installation, paying attentions to the two points: the reduction of difference in brightness achieved by integrated lighting time leveling and the method of edge smearing to make image sticking hard to be discerned.

The result from these proposals can, however, greatly depend on the contents of images and the operating environment. Therefore, we consider that it is essential to take the suitable measures in consideration of the customer's operating environment.

Example of Proposal 1: The display position is moved while the fixed display pattern is changed over, or it is scrolled during the display.

Example of Proposal 2: If possible, a pattern of complementary color is incorporated (for integrated time leveling).

Example of Proposal 3: The fixed pattern and the motion picture display are reciprocally exchanged, in order to minimize display period of the fixed pattern.

Example of Proposal 4: During operation, the brightness of screen is suppressed as low as possible. For the display patterns, characters are indicated not on the black ground (non-picture area) but on the colored ground (mixture of R, G, B recommended).

#### **Product Specification of PDP Module**

#### ☐ Image Sticking Minimization Method

ISM\_CTRL, BWINV and SCROLL are all Image Sticking Minimization mechods. Two/three of them can be activated at a time, because they operate independently.

#### > ISM CTRL

✓ If there is no movement (APL data variation is less than  $\pm 4$ ) for 5 minutes, the brightness is fallen to max 30% of its initial value over period of 10 minutes.



#### > BWINV

✓ Each R,G,B signal is inverted.

#### > SCROLL

- ✓ Scroll time : 10 seconds for each direction (80 seconds for 8 directions)
- ✓ Scroll direction: 8 directions shown as below



**\*** Scroll procedure

When "scroll" is OFF during scrolling, SCROLL operation is stopped after the screen is returned to the original position(center).











## 7. CONNECTORS and CONNECTIONS

## **☐** Power Input Connector

Connector P4 Pin Assignment (Y SUS Board)

| Pin No. | Symbol |  |
|---------|--------|--|
| 1       | GND    |  |
| 2       | GND    |  |
| 3       | +5V    |  |
| 4       | +5V    |  |

GP390-4P-TS Pin numbers (Top View)

NO: P06##-###



Connector : GP390-4P-TS Housing : GP390-4S-CS Maker : LG Cable

## ➤ Connector P7 Pin Assignment (Y SUS Board)

| Pin No. | Symbol | Pin No. | Symbol |
|---------|--------|---------|--------|
| 1       | Vs     | 6       | GND    |
| 2       | Vs     | 7       | GND    |
| 3       | Vs     | 8       | GND    |
| 4       | NC     | 9       | Va     |
| 5       | GND    | 10      | Va     |

GP390-10P-TS Pin numbers (Top View)

10(9)(8)(7)(6)(5)(4)(3)(2)(1)

Connector : GP390-10P-TS Housing : GP390-10S-CS Maker : LG Cable





## 8. LABEL

#### **□** LABEL Sticking Position



## ☐ Identification Label : LABEL ①



- 1 Model Name
- ② Bar Code (Code 128, Contains the manufacture No.)
- 3 Manufacture No.
- 4 The trade name of LG Electronics
- 5 Manufactured date (Year & Month)
- **6** The place Origin



☐ Warning Label Assembly (High Voltage, Hot surface, Wound) : LABEL ②



- 1 Warning (High Voltage, Hazard Voltage)
- 2 Warning (Hot Surface, Hot part can be burn)
- 3 Caution (Wound, Mechanical Hazard)

#### **☐** Voltage Label(Model Name & Operational Voltage)





## 9. PACKING

## ☐ Box packing (3 modules per each Box)

| ☐ Box packing (3 modules per each Box)                                       |                                                  |                                         |                                                                                       |  |  |  |
|------------------------------------------------------------------------------|--------------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------|--|--|--|
| Sequence                                                                     | How to pack each Module                          | Sequence                                | How to pack each Box                                                                  |  |  |  |
| Wrap module up     in packing sheet     (packing sheet     = Conductive bag) |                                                  | 5. Put on the top packing.              |                                                                                       |  |  |  |
| 2. Stick the Plate                                                           |                                                  |                                         | •Look at the front mark when put on<br>the top packing.<br>("F" = Front (Glass side)) |  |  |  |
| 3. Prepare bottom box and bottom packing                                     | Bottom Box  Bottom Packing                       | 6. Put on the box<br>, fold and taping. | ** Taping as below after folding the top BOX.                                         |  |  |  |
| 4. Insert<br>the Modules                                                     |                                                  |                                         | 70 Transparent tape                                                                   |  |  |  |
| <ul><li> Caution!</li><li>Insert rear side first.</li></ul>                  | •Look at the front mark when insert the modules. | 7. BANDING                              | Banding                                                                               |  |  |  |
|                                                                              |                                                  |                                         |                                                                                       |  |  |  |



## **Product Specification of PDP Module**

## ☐ Pallet Packing (2 BOXes per each Pallet)



- the two boxes should be laid on the same direction.
- the banding strap should not be deviated from the indicated mark.

