# $\label{eq:G648D} G648D \quad \mbox{(640 x 200) Unit: mm General Tolerance } \pm 0.5$



| CN1 G648D |        |     |                  |  |  |
|-----------|--------|-----|------------------|--|--|
| No.       | Symbol | No. | Symbol           |  |  |
| 1         | D3     | 14  | DO               |  |  |
| 2         | D2     | 15  | V <sub>D0</sub>  |  |  |
| 3         | FLM    | 16  | Vss              |  |  |
| 4         | M      | 17  | VLC              |  |  |
| 5         | CL1    | 18  | V <sub>o</sub>   |  |  |
| 6         | CL2    | 19  | INHX             |  |  |
| 7         | D1     | 20  | F <sub>GND</sub> |  |  |

![](_page_0_Figure_3.jpeg)

# $\begin{array}{c} \textbf{G648D} \\ \textbf{(640 x 200) Unit: mm General Tolerance } \pm 0.5 \end{array}$

![](_page_1_Figure_1.jpeg)

| CN1 G648D |        |     |                  |  |  |
|-----------|--------|-----|------------------|--|--|
| No.       | Symbol | No. | Symbol           |  |  |
| 1         | D3     | 14  | D0               |  |  |
| 2         | D2     | 15  | V <sub>DD</sub>  |  |  |
| 3         | FLM    | 16  | Vss              |  |  |
| 4         | M      | 17  | VLC              |  |  |
| 5         | CL1    | 18  | V <sub>p</sub>   |  |  |
| 6         | CL2    | 19  | INHX             |  |  |
| 7         | D1     | 20  | F <sub>GND</sub> |  |  |

![](_page_1_Figure_3.jpeg)

## 12902A, G321 E UNIT: MM

![](_page_2_Figure_2.jpeg)

CN1 = INPUT MATING CONNECTOR = AMP 175487-3

| Pin No. | Function                     |
|---------|------------------------------|
| 1       | Input: 24V DC                |
| 2       | Switch: Gnd = ON, Open = OFF |
|         | Ground                       |

#### CN2 = OUTPUT

MATING CONNECTOR = JAE IL-G-3P-S3L2

| Pin No. |  | Function      |  |
|---------|--|---------------|--|
| 1       |  | AC output     |  |
| 12      |  | No connection |  |
| 3       |  | AC output     |  |

## NEL-D5-006, G648D UNIT: MM

![](_page_2_Figure_9.jpeg)

| Pin No. | Function      |
|---------|---------------|
| 1       | Input: 12V DC |
| 2       | Common: GND   |
| 3       | output        |

## HIU- 168, G649D UNIT: MM

CN2 = OUTPUT

MATING CONNECTOR = JAE IL-G-3P-S3L2-E

| Pin No. |   | Function      |  |
|---------|---|---------------|--|
| 1       | Ì | AC output     |  |
| 12      |   | No connection |  |
| 3       |   | AC output     |  |

![](_page_2_Figure_15.jpeg)

CN1 = INPUT MATING CONNECTOR = HIROSE DF 13-6P-1 25H

| Pin No. | Function                         |
|---------|----------------------------------|
| 1       | Input: 12V DC                    |
| 12      | Switch: Gnd = ON. Ooen = OFF     |
| 3       | 1 OK ohm potentiometer (wiper)   |
| 4       | 1 OK ohm potentiometer (one end) |
| 5       | Ground                           |
| 6       | 1 OK ohm potentiometer (one end) |

#### CN1 CONNECTIONS

![](_page_2_Figure_19.jpeg)

# PRINCIPLES OF OPERATION

Graphic modules offer the greatest flexibility in formatting data on the display. They allow for text, graphics or any combination of the two. Since character size is defined by software, they allow any language or character font to be shown. The only limit is the resolution of the display.

Graphic modules are organized in rows (horizontal) and columns (vertical) of pixels. Each pixel is addressed individually, allowing any combination to be ON. This bitmapping provides the user with the ability to construct text of any size or shape, or true graphics, if that is desired.

![](_page_3_Figure_3.jpeg)

The above figure shows the structure of an LCD. Liquid crystals are placed between two types of glass substrates, one having segment electrodes (SEG1, SEG2, and so on), the other having common electrodes (COM1, COM2, and so on). Each cross point of the segment and common electrodes is a display pixel.

The LCD is driven as follows. The common electrodes are sequentially selected. The display pixels on the selected common electrode are turned on/off according to the select/non-select signals of the corresponding segment electrodes This is called multiplex drive.

![](_page_3_Figure_6.jpeg)

The LCD driver generates liquid crystal drive waveforms according to the display information sent from the MPU, and uses the waveforms to drive the LCD.

![](_page_3_Figure_8.jpeg)

The LCD drivers are classified into two types: the common driver and the segment driver. The common driver drives common electrodes and the segment driver drives segment electrodes. As shown in the figure above, these drivers select a proper voltage level sequentially from the six voltage levels (Va to Vf) to generate liquid crystal drive waveforms. The six voltage levels are generated by resistance division.

### LCD CONTROLLER

![](_page_3_Figure_11.jpeg)

The MPU cannot directly interface the LCD driver. So the LCD controller is placed between the MPU and the LCD drivers to handle the interface between them.

The LCD controller receives display information from the MPU, converts it into the display timing signals and display data required for the LCD drivers, and transfers them to the LCD drivers.

## PRINCIPLES OF OPERATION

(CONTINUED)

![](_page_4_Figure_2.jpeg)

There are four display timing signals: display data shift clock, latch signal, frame start signal, and AC-convert signal.

There are two formats for the display data transfer: serial transfer and parallel transfer. In serial transfer, data is transferred bit by bit as shown in the figure above. In parallel transfer, four or eight bits are transferred at the same time. All Seiko Instruments graphic modules use parallel transfer.

### DISPLAY DATA RAM

![](_page_4_Figure_6.jpeg)

The display data RAM stores the display information sent from the MPU. The LCD controller reads data from the display data RAM, and transfers the data to the LCD drivers. Some LCD controllers let the MPU directly interface the display data RAM as shown by dotted lines in the figure above.

![](_page_4_Figure_8.jpeg)

One of the methods to correspond display contents to display data is to assign a display data bit to a display pixel dot. In that case, if the MPU writes and stores data "11110000" at address 0 of the display data RAM, the LCD screen displays a pattern of "**IIII**]]]] according to the 0s and 1 s in the data. This correspondence method is called the graphic display mode. The graphic display mode allows any pattern to be displayed, because each display pixel dot can be turned on and off independently.

## GRAPHIC LCD MODULE WITH BUILT-IN RAM (G1213, G1216, G1226)

![](_page_4_Figure_11.jpeg)

Graphic modules with built-in data RAM have two types of ICs: one integrating the controller and common driver, and one integrating the display data RAM and the segment driver. These modules use direct bitmapping; one bit in RAM corresponds to each pixel on the display. They communicate directly to the microprocessor through an 8-bit parallel interface. All the required controller timing functions are built-in to the module. There is no CG ROM, or any way to store information.

## GRAPHIC LCD MODULES WITH EXTERNAL CONTROLLER (G 19 1 C, G 19 1 D, G2436, G321E, G648D, G649D)

![](_page_4_Figure_14.jpeg)

Most graphic modules feature the segment and common drivers on the LCD module, and use a 4-bit parallel interface to an external controller. The controller can be an external PC board (such as the LCDC-1330) or the controller IC can be located on the mother board with the microprocessor. In the larger graphic modules, all the board space is taken up with the driver ICs. Also for small graphic modules with high resolution, there may be no room to locate the controller on the module.

(CONTINUED)

#### TIMING CHARACTERISTICS

The following timing diagrams apply to all the graphic modules without a built-in controller.

![](_page_5_Figure_4.jpeg)

Timing characteristics of signal input into segment driver.

![](_page_5_Figure_6.jpeg)

Timing characteristics of signal input into segment driver.

| TIMING CHARACTERISTICS TEMP. = $0.50 \text{ C}_{s} \text{ V}_{(4)} = 5.0 \text{ V} \cdot 5^{5} \text{ V}_{(5)} = 0.7$ |                    |      |      |      |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------|--------------------|------|------|------|--|--|--|
| Item                                                                                                                  | Symbol             | Min. | Max. | Unit |  |  |  |
| CL1 period                                                                                                            | t <sub>ccL1</sub>  | 1000 |      | ns   |  |  |  |
| CL1 "H" pulse width                                                                                                   | <sup>t</sup> wc∟1н | 125  |      | ns   |  |  |  |
| FLM setup time                                                                                                        | t <sub>FLMS</sub>  | 100  |      | ns   |  |  |  |
| FLM hold time                                                                                                         | t <sub>FLMH</sub>  | 100  |      | ns   |  |  |  |
| Input signal rise time                                                                                                | t <sub>R</sub>     |      | 30   | ns   |  |  |  |
| Input signal fall time                                                                                                | t <sub>F</sub>     |      | 30   | ns   |  |  |  |
| CL2 period                                                                                                            | t <sub>CCL2</sub>  | 330  |      | ns   |  |  |  |
| CL2 "H" pulse width                                                                                                   | twcL2H             | 110  |      | ns   |  |  |  |
| CL2 "L" pulse width                                                                                                   | twcL2L             | 110  |      | ns   |  |  |  |
| Data setup time                                                                                                       | t <sub>DS</sub>    | 100  |      | ns   |  |  |  |
| Data hold time                                                                                                        | t <sub>DH</sub>    | 100  |      | ns   |  |  |  |
| CL2 fall to CL1 fall time                                                                                             | t <sub>SL</sub>    | 125  |      | ns   |  |  |  |
| CL1 fall to CL2 fall time                                                                                             | t <sub>LH</sub>    | 80   | 1    | ns   |  |  |  |

# TIMINIG CHARACTERISTICS FOR MODULES WITH BUILT-IN 1330 CONTROLLER

![](_page_5_Figure_10.jpeg)

![](_page_5_Figure_11.jpeg)

![](_page_5_Figure_12.jpeg)

| Signal                        |                      | Symbol           | l Item              | Min. | Max.             | Unit |
|-------------------------------|----------------------|------------------|---------------------|------|------------------|------|
| 80 series<br>liming           | WR RD                | t <sub>CYC</sub> | System cycle time   | 1000 | -                | ns   |
|                               |                      | t <sub>CC</sub>  | Control pulse width | 220  | -                | ns   |
| 68 series                     | <b>AO,</b> CS, R/W,E | t <sub>CYC</sub> | System cycle time   | 1000 | -                | ns   |
| timing                        |                      | t <sub>ew</sub>  | Enable pulse width  | 220  | -                | ns   |
| 60 and 66<br>series<br>timing | AO. CS               | t <sub>AH</sub>  | Address hold time   | 10   |                  | ns   |
|                               |                      | t <sub>AW</sub>  | Address setup time  | 30   | -                | ns   |
|                               | DO-D7                | t <sub>DS</sub>  | Data setup time     | 120  |                  | ns   |
|                               |                      | t <sub>DH</sub>  | Data hold time      | 10   |                  | ns   |
|                               |                      | t <sub>ACC</sub> | RD access time      |      | <sup>.</sup> 120 | ns   |
|                               |                      | t <sub>Он</sub>  | Output disable time | 10   | 50               | ns   |
|                               |                      |                  |                     |      |                  |      |

Note: See page 53 for microprocessor chip selection control (SEL).

#### G648D = 640 x 200 WITH INTEL MPU

![](_page_6_Figure_1.jpeg)

#### $G648D = 640 \times 200$ with MOTOROLA MPU

![](_page_6_Figure_3.jpeg)